INTERNAL BLOCK DIAGRAM
INTERNAL BLOCK DIAGRAM
VDD
VPWR
I
UP
CSB
SCLK
I
DWN
SO
SI
RSTB
FSB
IN0
IN1
FSOB
CONF0
CONF1
R
DWN
I
DWN
V
DD
Failure
Detection
Internal
Regulator
V
REG
POR
Over/Under-voltage
Protections
Charge
Pump
Drain/Gate
Clamp
Selectable Slew Rate
Gate Driver
Selectable Over-current
Detection
Severe Short-circuit
Detection
Control
HS0
Logic
Short-circuit to
VPWR detec.
Over-temperature
Detect.
Open-load
Detect
HS0
I
UP
V
REG
Calibratable
Oscillator *
HS1
HS1
CLOCK
I
DWN
PWM
Module
*
Temperature
Feedback
Output
Current Sense
Analog MUX
Over-temperature
Prewarning
*blocks marked in grey have been implemented
independently for each of both channels
GND
CSNS
SYNC
Figure 2. Internal Block Diagram
06XS4200
2
Analog Integrated Circuit Device Data
Freescale Semiconductor