欢迎访问ic37.com |
会员登录 免费注册
发布采购

F81867D-I 参数 Datasheet PDF下载

F81867D-I图片预览
型号: F81867D-I
PDF下载: 下载PDF文件 查看货源
内容描述: 6个UART μSuper IO 128字节FIFO和省电功能 [6 UARTs μSuper IO With 128 Bytes FIFO and Power Saving Functions]
分类和应用: 先进先出芯片
文件页数/大小: 315 页 / 2394 K
品牌: FINTEK [ FEATURE INTEGRATION TECHNOLOGY INC. ]
 浏览型号F81867D-I的Datasheet PDF文件第85页浏览型号F81867D-I的Datasheet PDF文件第86页浏览型号F81867D-I的Datasheet PDF文件第87页浏览型号F81867D-I的Datasheet PDF文件第88页浏览型号F81867D-I的Datasheet PDF文件第90页浏览型号F81867D-I的Datasheet PDF文件第91页浏览型号F81867D-I的Datasheet PDF文件第92页浏览型号F81867D-I的Datasheet PDF文件第93页  
F81867  
PS/2 wakeup function  
The KBC supports keyboard and mouse wakeup function. KBC will assert PME or PWSOUT#  
signal. Those wakeup conditions are controlled by the configuration register.  
6.6 GPIO  
F81867 has 72 pins GPIO in total. All GPIO supports digit IO for Input/Output control, Output data control, input  
status and High/Low Level/Pulse, Open Drain/Push Pull function selection. The GPIO0x and GPIO1x support  
interrupt status. The GPIO0x, GPIO1x, GPIO5x, and GPIO8x have different SIRQ channels. The GPIO8x supports  
scan code function, please see registers for detail. Please see below for GPIO access methods and status:  
6.6.1GPIO Access Method  
There are nine sets of GPIO in F81867 which can be accessed by three ways as below:  
1.  
Configuration register port: Use 0x4E/0x4F (or 0x2E/0x2F) port with logic device number  
0x06. Please refer to configuration register for detail.  
2.  
Index/Data port: The index port is base address + 0 and data port is base address + 1. To  
access the GPIO register, user should first write index to index port and then read/write  
from/to data port. The index for each register is same as the definition in configuration  
register.  
3.  
Digital I/O: This way could access GPIO data register only. It is used for quickly control the  
GPIO pins. The register for each address is as list:  
*Available when GPIO_DEC_RANGE is set “1” (Configuration register index 0x27, bit 5)  
GPIO Digital I/O Registers  
Offset  
Default Value  
Register Name  
MSB  
LSB  
0h  
1h  
Index Port  
1
-
-
-
-
-
-
-
-
-
-
-
1
-
-
-
-
-
-
-
-
-
-
-
1
-
-
-
-
-
-
-
-
-
-
-
1
-
-
-
-
-
-
-
-
-
-
-
1
-
-
-
-
-
-
-
-
-
-
-
1
-
-
-
-
-
-
-
-
-
-
-
1
-
-
-
-
-
-
-
-
-
-
-
1
-
-
-
-
-
-
-
-
-
-
-
Data Port  
2h  
GPIO8 Data Port  
GPIO7 Data Port  
GPIO6 Data Port  
GPIO5 Data Port  
GPIO0 Data Port  
GPIO1 Data Port  
GPIO2 Data Port  
GPIO3 Data Port  
GPIO4 Data Port  
Reserved  
3h  
4h  
5h  
6h  
7h  
8h*  
9h*  
Ah*  
B-Fh*  
89  
Dec, 2011  
V0.12P  
 复制成功!