欢迎访问ic37.com |
会员登录 免费注册
发布采购

F81866A 参数 Datasheet PDF下载

F81866A图片预览
型号: F81866A
PDF下载: 下载PDF文件 查看货源
内容描述: 6个UART超级IO 128字节FIFO和电源 [6 UARTs Super IO With 128 Bytes FIFO and Power]
分类和应用: 先进先出芯片
文件页数/大小: 210 页 / 1806 K
品牌: FINTEK [ FEATURE INTEGRATION TECHNOLOGY INC. ]
 浏览型号F81866A的Datasheet PDF文件第185页浏览型号F81866A的Datasheet PDF文件第186页浏览型号F81866A的Datasheet PDF文件第187页浏览型号F81866A的Datasheet PDF文件第188页浏览型号F81866A的Datasheet PDF文件第190页浏览型号F81866A的Datasheet PDF文件第191页浏览型号F81866A的Datasheet PDF文件第192页浏览型号F81866A的Datasheet PDF文件第193页  
F81866A  
7.13.89bit-mode Slave Address Mask Register Index F5h  
Bit  
Name  
R/W  
Default  
Description  
Reset  
This byte accompanying with SADDR will determine the given address and  
broadcast address in 9-bit mode. The UART will response to both given and  
broadcast address.  
Following description determines the given address and broadcast address:  
15. given address: If bit n of SADEN is “0”, then the corresponding bit of  
SADDR is don’t care.  
16. broadcast address: If bit n of ORed SADDR and SADEN is “0”, don’t care  
that bit. The remaining bit which is “1” is compared to the received  
address.  
7:0  
SADEN  
R/W LRESET#  
00h  
Ex.  
SADDR  
SADEN  
0101_1100b  
1111_1001b  
0101_1xx0b  
1111_11x1b  
Given Address  
Broadcast Address  
7.13.9FIFO Select Register Index F6h  
Bit  
Name  
R/W Reset Default  
Description  
0: TX will start transmit immediately after writing THR.  
1: TX will delay 1 bit time to transmit after writing THR.  
0: TX will assert interrupt when THR is empty.  
1: TX will assert interrupt when THR and shift register is empty.  
The RX FIFO threshold select.  
7
TX_DEL_1BIT  
R/W LRESET#  
R/W LRESET#  
0
0
6
TX_INT_MODE  
00: FIFO threshold is set by RXFTHR.  
5-4  
RXFTHR_MODE  
R/W LRESET#  
0
01: FIFO threshold will be 2X of RXFTHR.  
10: FIFO threshold will be 4X of RXFTHR.  
11: FIFO threshold will be 8X of RXFTHR.  
IRQ_MODE1 and IRQ_MODE0 will select the UART4 interrupt mode if IRQ  
sharing is enabled.  
00 : Sharing IRQ active low Level mode.  
01 : Sharing IRQ active high edge mode.  
10 : Sharing IRQ active high Level mode.  
3
IRQ_MODE1  
R/W LRESET#  
0
-
11 : Reserved.  
This bit is effective at IRQ is sharing with the other device (IRQ_SHARE, bit 1).  
Reserved.  
2
Reserved  
-
-
Select the FIFO depth.  
00: 16-byte FIFO.  
1-0  
FIFO_MODE  
R/W LRESET#  
00h 01: 32-byte FIFO.  
10: 64-byte FIFO.  
11: 128-byte FIFO.  
7.14 UART5 Device Configuration Registers (LDN CR14)  
“-“ Reserved or Tri-State  
Register 0x[HEX]  
Default Value  
Register Name  
Device Enable Register  
MSB  
LSB  
30  
60  
61  
-
-
-
-
-
-
-
0
0
0
Base Address High Register  
Base Address Low Register  
0
0
0
0
0
0
0
0
0
0
0
0
0
0
189  
Jan, 2012  
V0. 12P  
 复制成功!