FTLX8571D3BCL Product Specification – March 2008
I.
Pin
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
Pin Descriptions
Symbol
V
EET
T
FAULT
T
DIS
SDA
SCL
MOD_ABS
RS0
RX_LOS
RS1
V
EER
V
EER
RD-
RD+
V
EER
V
CCR
V
CCT
V
EET
TD+
TD-
V
EET
Name/Description
Transmitter Ground (Common with Receiver Ground)
Transmitter Fault.
Transmitter Disable. Laser output disabled on high or open.
2-wire Serial Interface Data Line
2-wire Serial Interface Clock Line
Module Absent. Grounded within the module
No connection required
Loss of Signal indication. Logic 0 indicates normal operation.
No connection required
Receiver Ground (Common with Transmitter Ground)
Receiver Ground (Common with Transmitter Ground)
Receiver Inverted DATA out. AC Coupled
Receiver Non-inverted DATA out. AC Coupled
Receiver Ground (Common with Transmitter Ground)
Receiver Power Supply
Transmitter Power Supply
Transmitter Ground (Common with Receiver Ground)
Transmitter Non-Inverted DATA in. AC Coupled.
Transmitter Inverted DATA in. AC Coupled.
Transmitter Ground (Common with Receiver Ground)
Ref.
1
2
3
4
4
4
5
1
1
1
1
1
Notes:
1. Circuit ground is internally isolated from chassis ground.
2. T
is an open collector/drain output, which should be pulled up with a 4.7k – 10k Ohms resistor on
the host board if intended for use. Pull up voltage should be between 2.0V to Vcc + 0.3V. A high
output indicates a transmitter fault caused by either the TX bias current or the TX output power
exceeding the preset alarm thresholds. A low output indicates normal operation. In the low state, the
output is pulled to <0.8V.
Laser output disabled on T
DIS
>2.0V or open, enabled on T
DIS
<0.8V.
Should be pulled up with 4.7kΩ – 10kΩ on host board to a voltage between 2.0V and 3.6V.
MOD_ABS pulls line low to indicate module is plugged in.
LOS is open collector output. Should be pulled up with 4.7kΩ – 10kΩ on host board to a voltage
between 2.0V and 3.6V. Logic 0 indicates normal operation; logic 1 indicates loss of signal.
FAULT
3.
4.
5.
VeeT
1
VeeT
TD-
2
TX_Fault
TD+
3
TX_Disable
VeeT
4
SDA
VccT
20
19
18
17
16
Towards
Bezel
5
SCL
VccR
15
6
MOD_ABS
VeeR
14
Towards
ASIC
7
RS0
RD+
13
8
RX_LOS
RD-
12
9
RS1
VeeR
11
VeeR
10
Figure 1. Diagram of Host Board Connector Block Pin Numbers and Names.
©
Finisar Corporation - March 2008 Rev B1
Page 2