EM68932DVKB
EtronTech
z Extended Mode Register Set (EMRS )
The Extended Mode Register is designed to support Partial Array Self Refresh and Driver Strength. The
EMRS cycle is not mandatory, and the EMRS command needs to be issued only when either PASR or DS
is used. The Extended Mode Register is written by asserting Low on
,
,
,
, and BA0 and
CS RAS CAS WE
High on BA1 (the device should have all banks idle with no bursts in progress prior to writing into the
Extended Mode Register, and CKE should be High). Values stored in the register will be retained until the
register is reprogrammed, the device enters Deep Power Down mode, or power is removed from the
device. The state of address pins A0~A11 and BA0, BA1 in the same cycle in which
,
,
CS RAS CAS
and
are asserted Low is written into the Extended Mode Register. Two clock cycles, tMRD, are required
WE
to complete the write operation in the Extended Mode Register. A0~A2 are used for Partial Array Self
Refresh and A5~A6 are used for Driver Strength. An automatic Temperature Compensated Self Refresh
function is included with a temperature sensor embedded into this device. A3~A4 are no longer used to
control this function; any inputs applied to A3~A4 during EMRS are ignored. All the other address pins,
A7~A11 and BA0, must be set to Low for proper EMRS operation. Refer to the tables below for specific
codes. If the user does not write values to the Extended Mode Register, DS defaults to Full Strength; and
PASR defaults to the Full Array.
Table 6. Extend Mode Register Bitmap
BA1 BA0 A11 A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0 Address Field
1
0
0
0
0
DS
0
0
PASR
Extended Mode Register
A6 A5 Drive Strength
A2 A1 A0 Partial Array Self Refresh Coverage
0
0
1
1
0
1
0
1
Full Strength
1/2 Strength
1/4 Strength
1/8 Strength
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
Full Array (All Banks)
Half of Full Array (BA1=0)
Quarter of Full Array (BA1=BA0=0)
Reserved
Reserved
Reserved
Reserved
Reserved
Etron Confidential
9
Rev. 1.0
Aug. 2009