欢迎访问ic37.com |
会员登录 免费注册
发布采购

EM68932DVKA-75H 参数 Datasheet PDF下载

EM68932DVKA-75H图片预览
型号: EM68932DVKA-75H
PDF下载: 下载PDF文件 查看货源
内容描述: 4M ×32的移动DDR同步DRAM (SDRAM)的 [4M x 32 Mobile DDR Synchronous DRAM (SDRAM)]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 40 页 / 322 K
品牌: ETRON [ ETRON TECHNOLOGY, INC. ]
 浏览型号EM68932DVKA-75H的Datasheet PDF文件第3页浏览型号EM68932DVKA-75H的Datasheet PDF文件第4页浏览型号EM68932DVKA-75H的Datasheet PDF文件第5页浏览型号EM68932DVKA-75H的Datasheet PDF文件第6页浏览型号EM68932DVKA-75H的Datasheet PDF文件第8页浏览型号EM68932DVKA-75H的Datasheet PDF文件第9页浏览型号EM68932DVKA-75H的Datasheet PDF文件第10页浏览型号EM68932DVKA-75H的Datasheet PDF文件第11页  
EtronTech
Mode Register Set(MRS)
EM68932DVKA
The Mode Register stores the data for controlling various operating modes of a DDR SDRAM. It programs
CAS
Latency, Burst Type, and Burst Length to make the Mobile DDR SDRAM useful for a variety of applications. The
default value of the Mode Register is not defined; therefore the Mode Register must be written by the user. Values
stored in the register will be retained until the register is reprogrammed, the device enters Deep Power Down mode,
or power is removed from the device. The Mode Register is written by asserting Low on
CS
,
RAS
,
CAS
,
WE
,
BA1 and BA0 (the device should have all banks idle with no bursts in progress prior to writing into the mode register,
and CKE should be High). The state of address pins A0~A11 and BA0, BA1 in the same cycle in which
CS
,
RAS
,
CAS
and
WE
are asserted Low is written into the Mode Register. A minimum of two clock cycles, t
MRD
, are
required to complete the write operation in the Mode Register. The Mode Register is divided into various fields
depending on functionality. The Burst Length uses A0~A2, Burst Type uses A3, and
CAS
Latency (read latency
from column address) uses A4~A6. A logic 0 should be programmed to all the undefined addresses to ensure future
compatibility. Reserved states should not be used to avoid unknown device operation or incompatibility with future
versions. Refer to the table for specific codes for various burst lengths, burst types and
CAS
latencies.
Table 4. Mode Register Bitmap
BA1 BA0 A11 A10
A9
A8
A7
A6
A5
A4
A3
A2
A1
A0 Address Field
0
0
0
0
0
CAS Latency
BT
Burst Length
Mode Register
A6 A5 A4 CAS Latency
0
0
0
Reserved
0
0
1
Reserved
0
1
0
2
0
1
1
3
1
0
0
Reserved
1
0
1
Reserved
1
1
0
Reserved
1
1
1
Reserved
A3 Burst Type
0 Sequential
1 Interleave
A2
0
0
0
0
1
1
1
1
A1
0
0
1
1
0
0
1
1
A0
0
1
0
1
0
1
0
1
Burst Length
Reserved
2
4
8
Reserved
Reserved
Reserved
Reserved
CK
CK
Command
NOP
PRE
ALL
NOP
NOP
MRS
*1
NOP
Any
Command
NOP
NOP
t
RP*2
t
MRD
= 2*t
CK
*1: MRS can be issued only with all banks in the idle state.
*2: A minimum delay of tRP is required before issuing an MRS command.
Don’t Care
Figure 3.Mode Register Set Cycle
Etron Confidential
7
Rev. 1.0
Mar. 2009