欢迎访问ic37.com |
会员登录 免费注册
发布采购

M13S32321A 参数 Datasheet PDF下载

M13S32321A图片预览
型号: M13S32321A
PDF下载: 下载PDF文件 查看货源
内容描述: 256K ×32位×4银行双倍数据速率SDRAM [256K x 32 Bit x 4 Banks Double Data Rate SDRAM]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 49 页 / 753 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号M13S32321A的Datasheet PDF文件第9页浏览型号M13S32321A的Datasheet PDF文件第10页浏览型号M13S32321A的Datasheet PDF文件第11页浏览型号M13S32321A的Datasheet PDF文件第12页浏览型号M13S32321A的Datasheet PDF文件第14页浏览型号M13S32321A的Datasheet PDF文件第15页浏览型号M13S32321A的Datasheet PDF文件第16页浏览型号M13S32321A的Datasheet PDF文件第17页  
ESMT  
M13S32321A  
Extended Mode Register Set (EMRS)  
The extended mode register stores the data enabling or disabling DLL. The default value of the extended mode register is not  
defined, therefore the extended mode register must be written after power up for enabling or disabling DLL. The extended mode  
register is written by asserting low on CS , RAS , CAS , WE and high on BA0 (The DDR SDRAM should be in all bank  
precharge with CKE already high prior to writing into the extended mode register). The state of address pins A0~A9 and BA1 in the  
same cycle as CS , RAS , CAS and WE going low is written in the extended mode register. The mode register contents can  
be changed using the same command and clock cycle requirements during operation as long as all banks are in the idle state. A0  
is used for DLL enable or disable. “High” on BA0 is used for EMRS. All the other address pins except A0 and BA0 must be set to  
low for proper EMRS operation. Refer to the table for specific codes.  
BA1 BA0  
A9  
A8  
A7  
A6  
A5  
A4  
A3  
A2  
A1  
A0  
Address Bus  
0
1
RFU: Must be set “0”  
D.I.C  
RFU: Must be set “0”  
D.I.C DLL Extended Mode Register  
A6  
0
A1  
0
Output Driver Impedance Control  
A0  
0
DLL Enable  
Enable  
Normal  
Weak  
0
1
1
Disable  
1
0
RFU  
1
1
Matched Impedance 60Ω  
BA1 BA0 Operating Mode  
0
0
0
1
MRS Cycle  
EMRS Cycle  
Elite Semiconductor Memory Technology Inc.  
Publication Date : Sep. 2006  
Revision : 1.0 13/49