ESMT
M13S2561616A
Operation Temperature Condition -40~85°C
AC Operating Test Conditions
Parameter
Value
Unit
V
Input reference voltage for clock (VREF
Input signal maximum peak swing
Input signal minimum slew rate
Input levels (VIH/VIL)
)
0.5*VDDQ
1.5
V
1.0
V/ns
V
VREF+0.31/VREF-0.31
Input timing measurement reference level
Output timing reference level
VREF
VTT
V
V
AC Timing Parameter & Specifications
(VDD = 2.3V~2.7V, VDDQ=2.3V~2.7V, TA =-40°C ~ 85°C )
-5
-6
Symbol
Parameter
min
7.5
5
max
10
min
7.5
6
max
12
CL2
CL2.5
CL3
Clock Period
tCK
ns
ns
10
12
10
5.0
10
6.0
tAC
-0.75
+0.75
+0.75
+0.75
Access time from CLK/ CLK
CLK high-level width
tCH
tCL
0.45
0.45
-0.55
0.85
0.6
0.55
0.45
0.45
-0.6
0.85
0.6
0.55
tCK
tCK
ns
tCK
ns
ns
ns
ns
ns
ns
ns
ns
tCK
tCK
tCK
tCK
ns
CLK low-level width
0.55
0.55
Data strobe edge to clock edge
tDQSCK
tDQSS
tDS
+0.55
+0.6
Clock to first rising edge of DQS delay
Data-in and DM setup time (to DQS)
Data-in and DM hold time (to DQS)
DQ and DM input pulse width (for each input)
1.15
1.15
-
-
-
-
-
-
-
-
-
-
-
-
tDH
0.45
1.75
0.75
0.75
0.8
-
0.45
1.75
0.75
0.75
0.8
tDIPW
tIS
-
Input setup time (fast slew rate)
Input hold time (fast slew rate)
Input setup time (slow slew rate)
Input hold time (slow slew rate)
Control and Address input pulse width
DQS input high pulse width
-
tIH
-
tIS
-
tIH
0.8
-
0.8
tIPW
tDQSH
tDQSL
tDSS
tDSH
tDQSQ
2.2
-
2.2
0.35
0.35
0.2
-
0.35
0.35
0.2
DQS input low pulse width
-
DQS falling edge to CLK rising-setup time
DQS falling edge from CLK rising-hold time
Data strobe edge to output data edge
-
-
0.2
0.2
-
0.40
-
0.45
+0.7
Data-out high-impedance window from
CLK/ CLK
tHZ
-0.7
-0.7
+0.7
+0.7
-0.7
-0.7
ns
ns
Data-out low-impedance window from
CLK/ CLK
tLZ
+0.7
Elite Semiconductor Memory Technology Inc.
Publication Date : Dec. 2007
Revision : 1.1 7/49