ESMT
M12S64164A
AC OPERATING TEST CONDITIONS (VDD = 2.5V ± 0.2V ,TA = 0 to 70 °C )
PARAMETER
Input levels (Vih/Vil)
VALUE
0.9*VDDQ/0.2
0.5*VDDQ
UNIT
V
Input timing measurement reference level
Input rise and fall-time
V
tr/tf = 1/1
ns
V
Output timing measurement reference level
Output load condition
0.5*VDDQ
See Fig. 2
(Fig. 1) DC Output Load Circuit
(Fig. 2) AC Output Load Circuit
OPERATING AC PARAMETER
(AC operating conditions unless otherwise noted)
VERSION
-7
PARAMETER
SYMBOL
UNIT
NOTE
-6
-10
Row active to row active delay
tRRD(min)
12
18
14
20
20
30
ns
ns
1
1
t
RCD(min)
RAS to CAS delay
Row precharge time
tRP(min)
tRAS(min)
tRAS(max)
18
40
20
42
100
63
70
1
30
60
ns
ns
1
1
Row active time
us
t
RC(min)
@ Operating
Row cycle time
@ Auto refresh
58
60
90
ns
1
1,5
2
tRFC(min)
tCDL(min)
tRDL(min)
tBDL(min)
tCCD(min)
100
ns
Last data in to col. address delay
Last data in to row precharge
Last data in to burst stop
CLK
CLK
2
2
1
1
CLK
CLK
2
3
Col. address to col. address delay
CAS latency = 3
CAS latency = 2
2
1
Number of valid
Output data
ea
4
Note: 1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and then
rounding off to the next higher integer.
2. Minimum delay is required to complete with.
3. All parts allow every cycle column address change.
4. In case of row precharge interrupt, auto precharge and read burst stop.
5. A new command may be given tRFC after self refresh exit.
Elite Semiconductor Memory Technology Inc.
Publication Date: Apr. 2009
Revision: 1.2 5/45