欢迎访问ic37.com |
会员登录 免费注册
发布采购

M12L64322A-5TG2U 参数 Datasheet PDF下载

M12L64322A-5TG2U图片预览
型号: M12L64322A-5TG2U
PDF下载: 下载PDF文件 查看货源
内容描述: 512K ×32位×4银行 [512K x 32 Bit x 4 Banks]
分类和应用:
文件页数/大小: 46 页 / 811 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号M12L64322A-5TG2U的Datasheet PDF文件第9页浏览型号M12L64322A-5TG2U的Datasheet PDF文件第10页浏览型号M12L64322A-5TG2U的Datasheet PDF文件第11页浏览型号M12L64322A-5TG2U的Datasheet PDF文件第12页浏览型号M12L64322A-5TG2U的Datasheet PDF文件第14页浏览型号M12L64322A-5TG2U的Datasheet PDF文件第15页浏览型号M12L64322A-5TG2U的Datasheet PDF文件第16页浏览型号M12L64322A-5TG2U的Datasheet PDF文件第17页  
ESMT  
M12L64322A (2U)  
DEVICE OPERATIONS (Continued)  
AUTO REFRESH  
SELF REFRESH  
The storage cells of SDRAM need to be refreshed every 64ms  
to maintain data. An auto refresh cycle accomplishes refresh of  
a single row of storage cells. The internal counter increments  
automatically on every auto refresh cycle to refresh all the  
rows. An auto refresh command is issued by asserting low on  
The self refresh is another refresh mode available in the  
SDRAM. The self refresh is the preferred refresh mode for  
data retention and low power operation of SDRAM. In self  
refresh mode, the SDRAM disables the internal clock and  
all the input buffers except CKE. The refresh addressing  
and timing is internally generated to reduce power  
consumption.  
CS , RAS and CAS with high on CKE and WE . The auto  
refresh command can only be asserted with all banks being in  
idle state and the device is not in power down mode (CKE is  
high in the previous cycle). The time required to complete the  
auto refresh operation is specified by tRC (min). The minimum  
number of clock cycles required can be calculated by driving  
tRC with clock cycle time and them rounding up to the next  
higher integer. The auto refresh command must be followed by  
NOP’s until the auto refresh operation is completed. The auto  
refresh is the preferred refresh mode when the SDRAM is  
being used for normal data transactions. The auto refresh  
cycle can be performed once in 15.6us.  
The self refresh mode is entered from all banks idle state  
by asserting low on CS , RAS , CAS and CKE with  
high on WE . Once the self refresh mode is entered, only  
CKE state being low matters, all the other inputs including  
clock are ignored to remain in the refresh.  
The self refresh is exited by restarting the external clock  
and then asserting high on CKE. This must be followed by  
NOP’s for a minimum time of tRC before the SDRAM  
reaches idle state to begin normal operation. 4K cycles of  
burst auto refresh is required immediately before self  
refresh entry and immediately after self refresh exit.  
Elite Semiconductor Memory Technology Inc.  
Publication Date: Apr. 2010  
Revision: 1.0  
13/46