欢迎访问ic37.com |
会员登录 免费注册
发布采购

M12L64164A-6TIG2M 参数 Datasheet PDF下载

M12L64164A-6TIG2M图片预览
型号: M12L64164A-6TIG2M
PDF下载: 下载PDF文件 查看货源
内容描述: [Synchronous DRAM, 4MX16, 5.4ns, CMOS, PDSO54, 0.400 X 0.875 INCH, 0.80 MM PITCH, LEAD FREE, TSOP2-54]
分类和应用: 动态存储器光电二极管内存集成电路
文件页数/大小: 45 页 / 1259 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号M12L64164A-6TIG2M的Datasheet PDF文件第3页浏览型号M12L64164A-6TIG2M的Datasheet PDF文件第4页浏览型号M12L64164A-6TIG2M的Datasheet PDF文件第5页浏览型号M12L64164A-6TIG2M的Datasheet PDF文件第6页浏览型号M12L64164A-6TIG2M的Datasheet PDF文件第8页浏览型号M12L64164A-6TIG2M的Datasheet PDF文件第9页浏览型号M12L64164A-6TIG2M的Datasheet PDF文件第10页浏览型号M12L64164A-6TIG2M的Datasheet PDF文件第11页  
ESMT
SIMPLIFIED TRUTH TABLE
COMMAND
Register
Mode Register set
Auto Refresh
Refresh
Self
Refresh
Entry
Exit
CKEn-1
H
H
CKEn
X
H
L
H
X
X
CS RAS CAS
L
L
L
H
L
L
L
L
H
X
L
H
L
L
H
X
H
L
WE
M12L64164A (2M)
Operation Temperature Condition -40
°
C~85
°
C
DQM BA0 A10/AP
BA1
X
X
X
X
X
X
V
V
A11,
A9~A0
Note
1,2
3
3
3
3
L
H
H
X
H
H
OP CODE
X
L
H
H
X
Row Address
L
H
L
H
X
V
X
L
H
X
Column
Address
(A0~A7)
Column
Address
(A0~A7)
Bank Active & Row Addr.
Read &
Column Address
Write &
Column Address
Auto Precharge Disable
Auto Precharge Enable
Auto Precharge Disable
Auto Precharge Enable
4
4,5
4
4,5
6
H
H
H
X
X
X
L
L
L
H
L
X
H
L
H
L
H
H
L
X
V
X
X
H
X
V
X
L
H
H
X
V
X
X
H
X
V
L
L
L
X
V
X
X
H
X
V
X
X
X
V
Burst Stop
Precharge
Bank Selection
All Banks
Clock Suspend or
Active Power Down
Entry
Exit
Entry
Precharge Power Down Mode
Exit
DQM
No Operating Command
H
L
H
L
H
L
X
X
X
X
X
X
V
X
X
7
L
H
H
H
X
H
L
X
H
X
H
X
H
X
(V = Valid, X = Don’t Care. H = Logic High, L = Logic Low)
Note:
1.OP Code: Operating Code
A0~A11 & BA0, BA1: Program keys. (@ MRS)
2.MRS can be issued only at all banks precharge state.
A new command can be issued after 2 CLK cycles of MRS.
3.Auto refresh functions are as same as CBR refresh of DRAM.
The automatical precharge without row precharge of command is meant by “Auto”.
Auto/self refresh can be issued only at all banks idle state.
4.BA0, BA1 : Bank select addresses.
If both BA0 and BA1 are “Low” at read, write, row active and precharge, bank A is selected.
If both BA0 is “Low” and BA1 is “High” at read, write, row active and precharge, bank B is selected.
If both BA0 is “High” and BA1 is “Low” at read, write, row active and precharge, bank C is selected.
If both BA0 and BA1 are “High” at read, write, row active and precharge, bank D is selected
If A10/AP is “High” at row precharge, BA0 and BA1 is ignored and all banks are selected.
5.During burst read or write with auto precharge, new read/write command can not be issued.
Another bank read/write command can be issued after the end of burst.
New row active of the associated bank can be issued at t
RP
after the end of burst.
6.Burst stop command is valid at every burst length.
7.DQM sampled at positive going edge of a CLK and masks the data-in at the very CLK (write DQM latency is 0), but
makes Hi-Z state the data-out of 2 CLK cycles after.(Read DQM latency is 2)
Elite Semiconductor Memory Technology Inc.
Publication Date: Jun. 2012
Revision: 1.2
7/45