欢迎访问ic37.com |
会员登录 免费注册
发布采购

M12L16161A-7TIG 参数 Datasheet PDF下载

M12L16161A-7TIG图片预览
型号: M12L16161A-7TIG
PDF下载: 下载PDF文件 查看货源
内容描述: 512K X 16位X 2Banks同步DRAM [512K x 16Bit x 2Banks Synchronous DRAM]
分类和应用: 存储内存集成电路光电二极管动态存储器
文件页数/大小: 29 页 / 698 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号M12L16161A-7TIG的Datasheet PDF文件第6页浏览型号M12L16161A-7TIG的Datasheet PDF文件第7页浏览型号M12L16161A-7TIG的Datasheet PDF文件第8页浏览型号M12L16161A-7TIG的Datasheet PDF文件第9页浏览型号M12L16161A-7TIG的Datasheet PDF文件第11页浏览型号M12L16161A-7TIG的Datasheet PDF文件第12页浏览型号M12L16161A-7TIG的Datasheet PDF文件第13页浏览型号M12L16161A-7TIG的Datasheet PDF文件第14页  
ESMT  
M12L16161A  
Operation temperature condition -40~85℃  
SIMPLIFIED TRUTH TABLE  
COMMAND  
CKEn-1 CKEn  
DQM BA A10/AP A9~A0 Note  
CS RAS CAS WE  
Register  
Refresh  
Mode Register Set  
Auto Refresh  
H
X
H
L
L
L
L
L
X
OP CODE  
1,2  
3
3
H
L
L
L
H
X
X
Entry  
Exit  
Self Refresh  
L
H
L
H
X
L
H
X
H
H
X
H
3
3
L
H
H
H
X
X
X
X
X
X
Bank Active & Row Addr.  
V
V
Row Address  
Column  
Address  
4
Auto Precharge Disable  
L
Read &  
Column Address  
L
H
L
H
4,5  
Auto Precharge Enable  
Auto Precharge Disable  
H
L
(A0~A7)  
Column  
Address  
(A0~A7)  
4
Write & Column  
Address  
H
X
L
H
L
L
X
V
Auto Precharge Enable  
H
4,5  
Burst Stop  
Precharge  
H
H
X
X
L
L
H
L
H
H
L
L
X
X
X
6
4
4
Bank Selection  
Both Banks  
V
X
L
H
X
H
L
X
H
L
X
V
X
X
H
X
V
X
X
H
X
V
X
X
H
X
V
X
V
X
X
H
X
V
Clock Suspend or  
Active Power Down  
Entry  
Exit  
H
L
L
H
L
X
X
X
X
X
Entry  
H
Precharge Power Down Mode  
H
L
Exit  
L
H
X
V
DQM  
H
H
H
X
X
7
H
L
X
H
X
H
No Operation Command  
X
X
(V= Valid, X= Don’t Care, H= Logic High , L = Logic Low)  
Note:  
1. OP Code: Operation Code  
A0~ A10/AP, BA: Program keys.(@MRS)  
2. MRS can be issued only at both banks precharge state.  
A new command can be issued after 2 clock cycle of MRS.  
3. Auto refresh functions are as same as CBR refresh of DRAM.  
The automatical precharge without row precharge command is meant by “Auto”.  
Auto / self refresh can be issued only at both banks idle state.  
4. BA: Bank select address.  
If “Low”: at read, write, row active and precharge, bank A is selected.  
If “High”: at read, write, row active and precharge, bank B is selected.  
If A10/AP is “High” at row precharge, BA ignored and both banks are selected.  
5. During burst read or write with auto precharge, new read/write command can not be issued.  
Another bank read /write command can be issued after the end of burst.  
New row active of the associated bank can be issued at tRP after the end of burst.  
6. Burst stop command is valid at every burst length.  
7. DQM sampled at positive going edge of a CLK masks the data-in at the very CLK (Write DQM latency is 0), but  
makes  
Hi-Z state the data-out of 2 CLK cycles after. (Read DQM latency is 2)  
Elite Semiconductor Memory Technology Inc.  
Publication Date : May. 2007  
Revision : 1.1 10/29