ESMT
M12L128324A
Operation temperature condition -40°C~85°C
BLOCK DIAGRAM
CLK
Clock
Generator
Bank D
Bank C
CKE
Bank B
Row
Address
Buffer
&
Refresh
Counter
Address
Bank A
Mode
Register
Sense Amplifier
DQM0~3
Column
Address
Buffer
&
Column Decoder
CS
RAS
CAS
WE
Refresh
Counter
Data Control Circuit
DQ
PIN DESCRIPTION
PIN
NAME
INPUT FUNCTION
CLK
CS
System Clock
Active on the positive going edge to sample all inputs
Disables or enables device operation by masking or enabling all
inputs except CLK , CKE and DQM0-3.
Chip Select
Masks system clock to freeze operation from the next clock cycle.
CKE should be enabled at least one cycle prior new command.
Disable input buffers for power down in standby.
CKE
Clock Enable
Address
Row / column address are multiplexed on the same pins.
Row address : RA0~RA11, column address : CA0~CA7
A0 ~ A11
Selects bank to be activated during row address latch time.
Selects bank for read / write during column address latch time.
BA0 , BA1
Bank Select Address
Row Address Strobe
Latches row addresses on the positive going edge of the CLK with
RAS low.
RAS
Enables row access & precharge.
Latches column address on the positive going edge of the CLK with
Column Address Strobe
Write Enable
CAS
WE
CAS low.
Enables column access.
Enables write operation and row precharge.
Latches data in starting from CAS , WE active.
Elite Semiconductor Memory Technology Inc.
Publication Date: Feb. 2006
Revision: 1.1
4/49