ESMT
F49L320UA/F49L320BA
Table 16.
Controlled Program/Erase Operations(TA = 0°C to 70°C, VCC = 2.7V~3.6V)
CE
-70
-90
Min.
Symbol
Description
Min.
Max.
Max.
Unit
Write Cycle Time (Note 1)
Address Setup Time
Address Hold Time
Data Setup Time
70
90
ns
t
WC
0
45
35
0
0
45
45
0
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
t
AS
AH
DS
DH
t
t
Data Hold Time
t
Output Enable Setup Time
0
0
t
OES
Read Recovery Time Before Write
0
0
t
GHEL
0
0
Setup Time
Hold Time
t
WE
WE
CE
WS
WH
0
0
t
Pulse Width
35
30
35
30
t
CP
Pulse Width High
CE
t
CPH
Programming
Operation(note2)
Byte
Word
9(typ.)
11(typ.)
9(typ.)
11(typ.)
us
us
t
t
WHWH1
WHWH2
Sector Erase Operation (note2)
0.7(typ.)
0.7(typ.)
sec
Notes :
1. Not 100% tested.
2. See the "Erase and Programming Performance" section for more information.
Elite Semiconductor Memory Technology Inc.
Publication Date : Sep. 2008
Revision: 1.1 30/55