欢迎访问ic37.com |
会员登录 免费注册
发布采购

F25L16PA-50PHG2S 参数 Datasheet PDF下载

F25L16PA-50PHG2S图片预览
型号: F25L16PA-50PHG2S
PDF下载: 下载PDF文件 查看货源
内容描述: [Flash, 16MX1, PDSO16, 0.300 INCH, 1.27 MM PITCH, ROHS COMPLIANT, SOIC-16]
分类和应用: 时钟光电二极管内存集成电路
文件页数/大小: 42 页 / 402 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号F25L16PA-50PHG2S的Datasheet PDF文件第9页浏览型号F25L16PA-50PHG2S的Datasheet PDF文件第10页浏览型号F25L16PA-50PHG2S的Datasheet PDF文件第11页浏览型号F25L16PA-50PHG2S的Datasheet PDF文件第12页浏览型号F25L16PA-50PHG2S的Datasheet PDF文件第14页浏览型号F25L16PA-50PHG2S的Datasheet PDF文件第15页浏览型号F25L16PA-50PHG2S的Datasheet PDF文件第16页浏览型号F25L16PA-50PHG2S的Datasheet PDF文件第17页  
ESMT  
F25L16PA (2S)  
„ HOLD OPERATION  
Figure 1 for Hold Condition waveform.  
HOLD pin is used to pause a serial sequence underway with the  
SPI flash memory without resetting the clocking sequence. To  
Once the device enters Hold mode, SO will be in high impedance  
state while SI and SCK can be VIL or VIH.  
activate the HOLD mode, CE must be in active low state. The  
HOLD mode begins when the SCK active low state coincides  
with the falling edge of the HOLD signal. The HOLD mode ends  
If CE is driven active high during a Hold condition, it resets the  
internal logic of the device. As long as HOLD signal is low, the  
memory remains in the Hold condition. To resume  
when the HOLD signal’s rising edge coincides with the SCK  
active low state.  
communication with the device, HOLD must be driven active  
If the falling edge of the HOLD signal does not coincide with the  
SCK active low state, then the device enters Hold mode when the  
SCK next reaches the active low state.  
high, and CE must be driven active low. See Figure 27 for Hold  
timing.  
Similarly, if the rising edge of the HOLD signal does not  
coincide with the SCK active low state, then the device exits in  
Hold mode when the SCK next reaches the active low state. See  
SCK  
HOLD  
Hold  
Active  
Active  
Active  
Hold  
Figure 1: HOLD Condition Waveform  
„ WRITE PROTECTION  
The device provides software Write Protection.  
Table 4: Conditions to Execute Write-Status- Register  
(WRSR) Instruction  
The Write-Protect pin ( WP ) enables or disables the lock-down  
function of the status register. The Block-Protection bits (BP3,  
BP2, BP1, BP0 and BPL) in the status register provide Write  
protection to the memory array and the status register.  
BPL  
1
Execute WRSR Instruction  
Not Allowed  
WP  
L
Write Protect Pin ( WP )  
L
0
Allowed  
The Write-Protect ( WP ) pin enables the lock-down function of  
H
X
Allowed  
the BPL bit (bit 7) in the status register. When WP is driven low,  
the execution of the Write Status Register (WRSR) instruction is  
determined by the value of the BPL bit (see Table 4). When WP  
is high, the lock-down function of the BPL bit is disabled.  
Elite Semiconductor Memory Technology Inc.  
Publication Date: Nov. 2012  
Revision: 1.4 13/42