欢迎访问ic37.com |
会员登录 免费注册
发布采购

F25L08PA_1 参数 Datasheet PDF下载

F25L08PA_1图片预览
型号: F25L08PA_1
PDF下载: 下载PDF文件 查看货源
内容描述: 3V只有8兆位串行闪存,配有双 [3V Only 8 Mbit Serial Flash Memory with Dual]
分类和应用: 闪存
文件页数/大小: 32 页 / 490 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号F25L08PA_1的Datasheet PDF文件第3页浏览型号F25L08PA_1的Datasheet PDF文件第4页浏览型号F25L08PA_1的Datasheet PDF文件第5页浏览型号F25L08PA_1的Datasheet PDF文件第6页浏览型号F25L08PA_1的Datasheet PDF文件第8页浏览型号F25L08PA_1的Datasheet PDF文件第9页浏览型号F25L08PA_1的Datasheet PDF文件第10页浏览型号F25L08PA_1的Datasheet PDF文件第11页  
ESMT
HOLD OPERATION
HOLD pin is used to pause a serial sequence underway with the
SPI flash memory without resetting the clocking sequence. To
activate the HOLD mode, CE must be in active low state. The
HOLD mode begins when the SCK active low state coincides
with the falling edge of the HOLD signal. The HOLD mode ends
when the HOLD signal’s rising edge coincides with the SCK
active low state.
If the falling edge of the HOLD signal does not coincide with the
SCK active low state, then the device enters Hold mode when the
SCK next reaches the active low state.
Similarly, if the rising edge of the HOLD signal does not
coincide with the SCK active low state, then the device exits in
F25L08PA
Operation Temperature Condition -40°C~85°C
Hold mode when the SCK next reaches the active low state. See
Figure 1 for Hold Condition waveform.
Once the device enters Hold mode, SO will be in high impedance
state while SI and SCK can be V
IL
or V
IH
.
If CE is driven active high during a Hold condition, it resets the
internal logic of the device. As long as HOLD signal is low, the
memory remains in the Hold condition. To resume
communication with the device, HOLD must be driven active
high, and CE must be driven active low. See Figure 26 for Hold
timing.
S CK
HO L D
A ctive
Ho ld
A ctive
Ho ld
A ctive
Figure 1: HOLD Condition Waveform
WRITE PROTECTION
F25L08PA provides software Write Protection.
The Write-Protect pin (
WP
) enables or disables the lock-down
function of the status register. The Block-Protection bits (BP2,
BP1, BP0, and BPL) in the status register provide Write
protection to the memory array and the status register. See Table
3 for Block-Protection description.
Table 4: Conditions to Execute Write-Status-Register
(WRSR) Instruction
WP
BPL
1
0
X
Execute WRSR Instruction
Not Allowed
Allowed
Allowed
L
L
H
Write Protect Pin (
WP
)
The Write-Protect (
WP
) pin enables the lock-down function of
the BPL bit (bit 7) in the status register. When
WP
is driven low,
the execution of the Write Status Register (WRSR) instruction is
determined by the value of the BPL bit (see Table 4). When
WP
is high, the lock-down function of the BPL bit is disabled.
Elite Semiconductor Memory Technology Inc.
Publication Date:
Jul. 2009
Revision: 1.3
7/32