欢迎访问ic37.com |
会员登录 免费注册
发布采购

F25L004A-50PAIG 参数 Datasheet PDF下载

F25L004A-50PAIG图片预览
型号: F25L004A-50PAIG
PDF下载: 下载PDF文件 查看货源
内容描述: 3V只有4兆位串行闪存操作温度条件-40 ° C〜 85°C [3V Only 4 Mbit Serial Flash Memory Operation Temperature Condition -40°C ~85°C]
分类和应用: 闪存存储内存集成电路光电二极管时钟
文件页数/大小: 33 页 / 560 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号F25L004A-50PAIG的Datasheet PDF文件第5页浏览型号F25L004A-50PAIG的Datasheet PDF文件第6页浏览型号F25L004A-50PAIG的Datasheet PDF文件第7页浏览型号F25L004A-50PAIG的Datasheet PDF文件第8页浏览型号F25L004A-50PAIG的Datasheet PDF文件第10页浏览型号F25L004A-50PAIG的Datasheet PDF文件第11页浏览型号F25L004A-50PAIG的Datasheet PDF文件第12页浏览型号F25L004A-50PAIG的Datasheet PDF文件第13页  
ESMT
Instructions
Instructions are used to Read, Write (Erase and Program), and
configure the F25L004A. The instruction bus cycles are 8 bits
each for commands (Op Code), data, and addresses. Prior to
executing any Byte-Program, Auto Address Increment (AAI)
programming, Sector-Erase, Block-Erase, or Chip-Erase
instructions, the Write-Enable (WREN) instruction must be
executed first. The complete list of the instructions is provided in
Table 5. All instructions are synchronized off a high to low
transition of CE . Inputs will be accepted on the rising edge of
F25L004A
Operation Temperature Condition -40
°C
~85
°C
SCK starting with the most significant bit. CE must be driven
low before an instruction is entered and must be driven high after
the last bit of the instruction has been shifted in (except for Read,
Read-ID and Read-Status-Register instructions). Any low to high
transition on CE , before receiving the last bit of an instruction
bus cycle, will terminate the instruction in progress and return the
device to the standby mode.
Instruction commands (Op Code), addresses, and data are all
input from the most significant bit (MSB) first
TABLE 5: DEVICE OPERATION INSTRUCTIONS
Cycle Type/
1,2
Operation
Read
High-Speed-Read
Sector-Erase
4,5
(4K Byte)
Block-Erase
5
(64K Byte)
Chip-Erase
5
Byte-Program
5
Auto-Address-Increment-word
programming (AAI)
6
Read-Status-Register
(RDSR)
Enable-Write-Status-Register
(EWSR)
8
Write-Status-Register
8
(WRSR)
Write-Enable (WREN)
11
Write-Disable (WRDI)
Read-Electronic-Signature
(RES)
9
Max
Freq
33
MHz
1
S
IN
03H
0BH
20H
D8H
60H
C7H
02H
ADH
S
OUT
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
2
S
IN
A
23
-A
16
A
23
-A
16
A
23
-A
16
A
23
-A
16
-
S
OUT
Hi-Z
Hi-Z
Hi-Z
Hi-Z
-
Bus Cycle
3
S
IN
S
OUT
A
15
-A
8
Hi-Z
A
15
-A
8
Hi-Z
A
15
-A
8
Hi-Z
A
15
-A
8
Hi-Z
-
-
Hi-Z
Hi-Z
Note
7
-
-
-
-
-
20H
Hi-Z
-
-
4
S
IN
A
7
-A
0
A
7
-A
0
A
7
-A
0
A
7
-A
0
-
S
OUT
Hi-Z
Hi-Z
Hi-Z
Hi-Z
-
5
6
S
IN
S
OUT
S
IN
S
OUT
X D
OUT
X
X
X D
OUT
-
-
-
-
-
-
-
-
-
D
IN
-
Hi-Z
-
-
-
-
Hi-Z A
23
-A
16
Hi-Z A
15
-A
8
Hi-Z A
23
-A
16
Hi-Z A
15
-A
8
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
X
-
Data
-
-
X
X
D
OUT
-
Hi-Z
-
-
12H
8CH
-
-
-
-
-
-
X
A
7
-A
0
Hi-Z
A
7
-A
0
Hi-Z D
IN
0 Hi-Z D
IN
1 Hi-Z
-
-
-.
-
-
-
X
Note
7
-
-
-
-
-
13H
-
-
-
-
-
-
-
X
-
-
Note
7
-
-
-
-
-
-
8CH
12H
-
-
-
-
-
-
-
-
-
X
-
-
-
-
-
-
-
12H
8CH
50
MHz
05H
50H
01H
06H
100
MHz
04H
ABH
9FH
Jedec-Read-ID (JEDEC-ID)
10
Read-ID (RDID)
Enable SO to output RY/BY#
Status during AAI (EBSY)
Disable SO to output RY/BY#
Status during AAI (DBSY)
1.
2.
3.
4.
5.
6.
7.
8.
90H
(A0=0)
Hi-Z A
23
-A
16
Hi-Z A
15
-A
8
90H
(A0=1)
70H
80H
Hi-Z
Hi-Z
-
-
-
-
-
-
A
7
-A
0
Hi-Z
-
-
-
-
Operation: S
IN
= Serial In, S
OUT
= Serial Out
X = Dummy Input Cycles (V
IL
or V
IH
); - = Non-Applicable Cycles (Cycles are not necessary)
One bus cycle is eight clock periods.
Sector addresses: use AMS-A12, remaining addresses can be V
IL
or V
IH
Prior to any Byte-Program, Sector-Erase, Block-Erase,or Chip-Erase operation, the Write-Enable (WREN) instruction must be
executed.
To continue programming to the next sequential address location, enter the 8-bit command, ADH, followed by the data to be
programmed.
The Read-Status-Register is continuous with ongoing clock cycles until terminated by a low to high transition on CE .
The Enable-Write-Status-Register (EWSR) instruction and the Write-Status-Register (WRSR) instruction must work in conjunction
of each other. The WRSR instruction must be executed immediately (very next bus cycle) after the EWSR instruction to make both
instructions effective.
The Read-Electronic-Signature is continuous with on going clock cycles until terminated by a low to high transition on CE .
9.
Elite Semiconductor Memory Technology Inc.
Publication Date: Jan. 2009
Revision:
1.3
9/33