欢迎访问ic37.com |
会员登录 免费注册
发布采购

EM47FM3288SBA-125 参数 Datasheet PDF下载

EM47FM3288SBA-125图片预览
型号: EM47FM3288SBA-125
PDF下载: 下载PDF文件 查看货源
内容描述: [16Gb (64M×8Bank×32) Double DATA RATE 3 Stack SDRAM]
分类和应用: 动态存储器
文件页数/大小: 40 页 / 1121 K
品牌: EOREX [ EOREX CORPORATION ]
 浏览型号EM47FM3288SBA-125的Datasheet PDF文件第32页浏览型号EM47FM3288SBA-125的Datasheet PDF文件第33页浏览型号EM47FM3288SBA-125的Datasheet PDF文件第34页浏览型号EM47FM3288SBA-125的Datasheet PDF文件第35页浏览型号EM47FM3288SBA-125的Datasheet PDF文件第37页浏览型号EM47FM3288SBA-125的Datasheet PDF文件第38页浏览型号EM47FM3288SBA-125的Datasheet PDF文件第39页浏览型号EM47FM3288SBA-125的Datasheet PDF文件第40页  
EM47FM3288SBA  
Mode Register MR1  
The Mode Register MR1 stores the data for enabling or disabling the DLL, output driver strength, RTT_Nom  
impedance, additive latency, write leveling enable and Qoff. The Mode Register 1 is written by asserting low on  
/CS, /RAS, /CAS, /WE, high on BA0, low on BA1 and BA2, while controlling the states of address pins  
according to the table below.  
BA2 BA1 BA0 A13 A12 A11 A10  
A9  
Rtt  
A8  
0
A7  
A6  
Rtt  
A5  
A4  
A3  
A2  
Rtt  
A1  
A0  
Level  
0
0 1  
0
Qoff  
0
0
D.I.C  
AL  
D.I.C  
DLL  
Output Driver  
Impedance Control  
A5  
A1  
DLL Enable  
Enable  
A0  
0
RZQ/6  
RZQ/7  
0
0
1
1
0
1
0
1
Disable  
1
Reserved  
Reserved  
Qoff  
A12  
0
Write leveling enable  
Disabled  
A7  
Output buffer enabled  
Output buffer disabled  
0
1
1
Enabled  
MRS Mode  
MR0  
BA1  
0
BA0  
0
Rtt_Nom  
ODT disabled  
RZQ/4  
A9  
A6  
0
A2  
0
Additive Latency  
AL disabled  
CL - 1  
A4  
0
A3  
0
0
0
0
0
1
1
1
1
MR1  
0
1
0
1
0
1
MR2  
1
0
RZQ/2  
1
0
CL - 2  
1
0
MR3  
1
1
RZQ/6  
1
1
Reserved  
1
1
RZQ/12  
0
0
RZQ/8  
0
1
Reserved  
Reserved  
1
0
1
1
Note1. BA2, A8, A10 and A13 are reserved for future use (RFU) and must be programmed to 0 during MRS.  
Note2. Qoff: Outputs disabled - DQs, DQSs, /DQSs.  
Note3. In Write leveling Mode (MR1[bit7] = 1) with MR1[bit12] = 1, all RTT_Nom settings are allowed; in Write  
Leveling Mode (MR1[bit7] = 1) with MR1[bit12] = 0, only RTT_Nom settings of RZQ/2, RZQ/4 and  
RZQ/6 are allowed.  
DLL Enable  
The DLL must be enabled for normal operation. DLL enable is required during power up initialization, and upon  
returning to normal operation after having the DLL disabled. During normal operation (DLL-on) with MR1 (A0 =  
0), the DLL is automatically disabled when entering self-refresh operation and is automatically re-enabled upon  
exit of self-refresh operation. Any time the DLL is enabled and subsequently reset, tDLLK clock cycles must  
occur before a read or synchronous ODT command can be issued to allow time for the internal clock to be  
synchronized with the external clock. Failing to wait for synchronization to occur may result in a violation of the  
tDQSCK, tAON or tAOF parameters. During tDLLK, CKE must continuously be registered high. DDR3 SDRAM  
does not require DLL for any Write operation, except when RTT_WR is enabled and the DLL is required for  
Jul. 2012  
36/40  
www.eorex.com  
 复制成功!