欢迎访问ic37.com |
会员登录 免费注册
发布采购

EM42AM1684RTC 参数 Datasheet PDF下载

EM42AM1684RTC图片预览
型号: EM42AM1684RTC
PDF下载: 下载PDF文件 查看货源
内容描述: 单2.5V为± 0.2V电源 [Single 2.5V ±0.2V Power Supply]
分类和应用:
文件页数/大小: 21 页 / 345 K
品牌: EOREX [ EOREX CORPORATION ]
 浏览型号EM42AM1684RTC的Datasheet PDF文件第13页浏览型号EM42AM1684RTC的Datasheet PDF文件第14页浏览型号EM42AM1684RTC的Datasheet PDF文件第15页浏览型号EM42AM1684RTC的Datasheet PDF文件第16页浏览型号EM42AM1684RTC的Datasheet PDF文件第18页浏览型号EM42AM1684RTC的Datasheet PDF文件第19页浏览型号EM42AM1684RTC的Datasheet PDF文件第20页浏览型号EM42AM1684RTC的Datasheet PDF文件第21页  
EM42AM1684RTC  
Mode Register Definition  
Mode Register Set  
The mode register stores the data for controlling the various operating modes of DDR SDRAM which  
contains addressing mode, burst length, /CAS latency, test mode, DLL reset and various vendor’s specific  
opinions. The defaults value of the register is not defined, so the mode register must be written after EMRS  
setting for proper DDR SDRAM operation. The mode register is written by asserting low on /CS, /RAS,  
/CAS, /WE and BA0 ( The DDR SDRAM should be in all bank precharge with CKE already high prior to  
writing into the mode register. ) The state of the address pins A0-A12 in the same cycle as /CS, /RAS,  
/CAS, /WE and BA0 going low is written in the mode register. Two clock cycles are requested to complete  
the write operation in the mode register. The mode register contents can be changed using the same  
command and clock cycle requirements during operating as long as all banks are in the idle state. The  
mode register is divided into various fields depending on functionality. The burst length uses A0-A2,  
addressing mode uses A3, /CAS latency (read latency from column address) uses A4-A6. A7 is used for  
test mode. A8 is used for DDR reset. A7 must be set to low for normal MRS operation.  
Sep. 2010  
www.eorex.com  
17/21  
 复制成功!