欢迎访问ic37.com |
会员登录 免费注册
发布采购

EM42BM1684LBB-75F 参数 Datasheet PDF下载

EM42BM1684LBB-75F图片预览
型号: EM42BM1684LBB-75F
PDF下载: 下载PDF文件 查看货源
内容描述: 512MB ( 8M × 4Bank × 16 ),双倍数据速率SDRAM [512Mb (8M】4Bank】16) Double DATA RATE SDRAM]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 20 页 / 961 K
品牌: EOREX [ EOREX CORPORATION ]
 浏览型号EM42BM1684LBB-75F的Datasheet PDF文件第12页浏览型号EM42BM1684LBB-75F的Datasheet PDF文件第13页浏览型号EM42BM1684LBB-75F的Datasheet PDF文件第14页浏览型号EM42BM1684LBB-75F的Datasheet PDF文件第15页浏览型号EM42BM1684LBB-75F的Datasheet PDF文件第16页浏览型号EM42BM1684LBB-75F的Datasheet PDF文件第17页浏览型号EM42BM1684LBB-75F的Datasheet PDF文件第19页浏览型号EM42BM1684LBB-75F的Datasheet PDF文件第20页  
eorex  
Preliminary  
EM42BM1684LBB  
Extended Mode Register Set ( EMRS )  
The Extended mode register is written by asserting low on /CS, /RAS, /CAS, /WE and high on BA1 ( The  
DDR SDRAM should be in all bank precharge with CKE already prior to writing into the extended mode  
register. ) The state of address pins A0-A10 and BA1 in the same cycle as /CS, /RAS, /CAS, and /WE going  
low is written in the extended mode register. The mode register contents can be changed using the same  
command and clock cycle requirements during operation as long as all banks are in the idle state. A0 is used  
for DLL enable or disable. High on BA0 is used for EMRS. All the other address pins except A0 and BA0  
must be set to low for proper EMRS operation.  
Jul. 2006  
www.eorex.com  
18/20  
 复制成功!