欢迎访问ic37.com |
会员登录 免费注册
发布采购

EDS2516APTA-7AL 参数 Datasheet PDF下载

EDS2516APTA-7AL图片预览
型号: EDS2516APTA-7AL
PDF下载: 下载PDF文件 查看货源
内容描述: 256M位的SDRAM [256M bits SDRAM]
分类和应用: 动态存储器
文件页数/大小: 51 页 / 553 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号EDS2516APTA-7AL的Datasheet PDF文件第9页浏览型号EDS2516APTA-7AL的Datasheet PDF文件第10页浏览型号EDS2516APTA-7AL的Datasheet PDF文件第11页浏览型号EDS2516APTA-7AL的Datasheet PDF文件第12页浏览型号EDS2516APTA-7AL的Datasheet PDF文件第14页浏览型号EDS2516APTA-7AL的Datasheet PDF文件第15页浏览型号EDS2516APTA-7AL的Datasheet PDF文件第16页浏览型号EDS2516APTA-7AL的Datasheet PDF文件第17页  
EDS2504ACTA/08ACTA/16ACTA, EDS2504APTA/08APTA/16APTA  
Pin Function  
CLK (input pin)  
CLK is the master clock input to this pin. The other input signals are referred at CLK rising edge.  
/CS (input pin)  
When /CS is Low, the command input cycle becomes valid. When /CS is High, all inputs are ignored. However,  
internal operations (bank active, burst operations, etc.) are held.  
/RAS, /CAS, and /WE (input pins)  
Although these pin names are the same as those of conventional DRAMs, they function in a different way. These  
pins define operation commands (read, write, etc.) depending on the combination of their voltage levels. For details,  
refer to the command operation section.  
A0 toA12 (input pins)  
Row address (AX0 to AX12) is determined by A0 to A12 at the bank active command cycle CLK rising edge.  
Column address is determined by A0 to A8, A9 or A11 (see Address Pins Table) at the read or write command cycle  
CLK rising edge. And this column address becomes burst access start address.  
[Address Pins Table]  
Address (A0 to A12)  
Part number  
Row address  
AX0 to AX12  
AX0 to AX12  
AX0 to AX12  
Column address  
AY0 to AY9, AY11  
AY0 to AY9  
EDS2504AC/AP  
EDS2508AC/AP  
EDS2516AC/AP  
AY0 to AY8  
A10 defines the precharge mode. When A10 = High at the precharge command cycle, all banks are precharged.  
But when A10 = Low at the precharge command cycle, only the bank that is selected by BA0 and BA1 (BS) is  
precharged. For details refer to the command operation section.  
BA0 and BA1 (input pin)  
BA0 and BA1 are bank select signal (BS). (See Bank Select Signal Table)  
[Bank Select Signal Table]  
BA0  
BA1  
L
Bank 0  
Bank 1  
Bank 2  
Bank 3  
L
H
L
L
H
H
H
Remark: H: VIH. L: VIL. ×: VIH or VIL  
CKE (input pin)  
This pin determines whether or not the next CLK is valid. If CKE is High, the next CLK rising edge is valid. If CKE is  
Low, the next CLK rising edge is invalid. This pin is used for power-down mode, clock suspend mode and self  
refresh mode.  
Data Sheet E0110E30 (Ver. 3.0)  
13  
 复制成功!