欢迎访问ic37.com |
会员登录 免费注册
发布采购

EDJ1108BABG-AC-E 参数 Datasheet PDF下载

EDJ1108BABG-AC-E图片预览
型号: EDJ1108BABG-AC-E
PDF下载: 下载PDF文件 查看货源
内容描述: 1G位DDR3 SDRAM [1G bits DDR3 SDRAM]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 148 页 / 1878 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号EDJ1108BABG-AC-E的Datasheet PDF文件第115页浏览型号EDJ1108BABG-AC-E的Datasheet PDF文件第116页浏览型号EDJ1108BABG-AC-E的Datasheet PDF文件第117页浏览型号EDJ1108BABG-AC-E的Datasheet PDF文件第118页浏览型号EDJ1108BABG-AC-E的Datasheet PDF文件第120页浏览型号EDJ1108BABG-AC-E的Datasheet PDF文件第121页浏览型号EDJ1108BABG-AC-E的Datasheet PDF文件第122页浏览型号EDJ1108BABG-AC-E的Datasheet PDF文件第123页  
EDJ1108BABG, EDJ1116BABG  
Auto Precharge Operation  
Before a new row in an active bank can be opened, the active bank must be precharged using either the precharge  
command or the auto precharge function. When a read or a write command is given to the DDR3 SDRAM, the /CAS  
timing accepts one extra address, column address A10, to allow the active bank to automatically begin precharge at  
the earliest possible moment during the burst read or write cycle. If A10 is low when the read or write Command is  
issued, then normal read or write burst operation is executed and the bank remains active at the completion of the  
burst sequence. If A10 is high when the Read or Write Command is issued, then the auto precharge function is  
engaged. During auto precharge, a read Command will execute as normal with the exception that the active bank  
will begin to precharge on the rising edge which is /CAS latency (CL) clock cycles before the end of the read burst.  
Auto precharge can also be implemented during Write commands. The precharge operation engaged by the Auto  
precharge command will not begin until the last data of the burst write sequence is properly stored in the memory  
array.  
This feature allows the precharge operation to be partially or completely hidden during burst read cycles (dependent  
upon /CAS latency) thus improving system performance for random data access. The /RAS lockout circuit internally  
delays the Precharge operation until the array restore operation has been completed so that the auto precharge  
command may be issued with any read or write command.  
Burst Read with Auto Precharge  
If A10 is high when a Read Command is issued, the Read with Auto precharge function is engaged. The DDR3  
SDRAM starts an auto precharge operation on the rising edge which is (AL + BL/2) cycles later from the read with  
AP command when tRAS (min.) is satisfied. If tRAS (min.) is not satisfied at the edge, the start point of auto  
precharge operation will be delayed until tRAS (min.) is satisfied. A new bank active (command) may be issued to  
the same bank if the following two conditions are satisfied simultaneously.  
(1) The /RAS precharge time (tRP) has been satisfied from the clock at which the auto precharge begins.  
(2) The /RAS cycle time (tRC) from the previous bank activation has been satisfied.  
Burst Write with Auto precharge  
If A10 is high when a write command is issued, the Write with auto precharge function is engaged. The DDR3  
SDRAM automatically begins precharge operation after the completion of the burst writes plus write recovery time  
(tWR). The bank-undergoing auto precharge from the completion of the write burst may be reactivated if the  
following two conditions are satisfied.  
(1) The data-in to bank activate delay time (tWR + tRP) has been satisfied.  
(2) The /RAS cycle time (tRC) from the previous bank activation has been satisfied.  
Data Sheet E1248E40 (Ver. 4.0)  
119  
 复制成功!