欢迎访问ic37.com |
会员登录 免费注册
发布采购

EBE11UD8AGWA-5C-E 参数 Datasheet PDF下载

EBE11UD8AGWA-5C-E图片预览
型号: EBE11UD8AGWA-5C-E
PDF下载: 下载PDF文件 查看货源
内容描述: 1GB无缓冲DDR2 SDRAM DIMM [1GB Unbuffered DDR2 SDRAM DIMM]
分类和应用: 存储内存集成电路动态存储器双倍数据速率
文件页数/大小: 25 页 / 210 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号EBE11UD8AGWA-5C-E的Datasheet PDF文件第15页浏览型号EBE11UD8AGWA-5C-E的Datasheet PDF文件第16页浏览型号EBE11UD8AGWA-5C-E的Datasheet PDF文件第17页浏览型号EBE11UD8AGWA-5C-E的Datasheet PDF文件第18页浏览型号EBE11UD8AGWA-5C-E的Datasheet PDF文件第20页浏览型号EBE11UD8AGWA-5C-E的Datasheet PDF文件第21页浏览型号EBE11UD8AGWA-5C-E的Datasheet PDF文件第22页浏览型号EBE11UD8AGWA-5C-E的Datasheet PDF文件第23页  
EBE11UD8AGWA  
-5C  
533  
min.  
15  
Frequency (Mbps)  
Parameter  
Symbol  
tWR  
max.  
Unit  
ns  
Notes  
1
Write recovery time  
(tWR/tCK)+  
(tRP/tCK)  
Auto precharge write recovery + precharge time  
tDAL  
tCK  
Internal write to read command delay  
Internal read to precharge command delay  
Exit self-refresh to a non-read command  
Exit self-refresh to a read command  
tWTR  
tRTP  
7.5  
ns  
7.5  
ns  
tXSNR  
tXSRD  
tRFC + 10  
ns  
200  
2
tCK  
tCK  
tCK  
Exit precharge power-down to any non-read command tXP  
Exit active power-down to read command  
tXARD  
2
3
Exit active power-down to read command  
(slow exit/low power mode)  
tXARDS  
6 AL  
tCK  
2, 3  
CKE minimum pulse width (high and low pulse width)  
Output impedance test driver delay  
tCKE  
tOIT  
3
tCK  
ns  
0
12  
12  
MRS command to ODT update delay  
tMOD  
tRFC  
0
ns  
Auto refresh to active/auto refresh command time  
105  
ns  
Average periodic refresh interval  
(0°C TC +85°C)  
tREFI  
7.8  
3.9  
µs  
µs  
ns  
(+85°C < TC +95°C)  
tREFI  
Minimum time clocks remains ON after CKE  
asynchronously drops low  
tIS + tCK +  
tIH  
tDELAY  
Notes: 1. For each of the terms above, if not already an integer, round to the next higher integer.  
2. AL: Additive Latency.  
3. MRS A12 bit defines which active power down exit timing to be applied.  
4. The figures of Input Waveform Timing 1 and 2 are referenced from the input signal crossing at the  
VIH(AC) level for a rising signal and VIL(AC) for a falling signal applied to the device under test.  
5. The figures of Input Waveform Timing 1 and 2 are referenced from the input signal crossing at the  
VIH(DC) level for a rising signal and VIL(DC) for a falling signal applied to the device under test.  
CK  
DQS  
/CK  
/DQS  
tIS  
tIH  
tIS  
tIH  
tDS tDH  
tDS tDH  
VDDQ  
VDDQ  
VIH (AC)(min.)  
VIH (DC)(min.)  
VREF  
VIH (AC)(min.)  
VIH (DC)(min.)  
VREF  
VIL (DC)(max.)  
VIL (AC)(max.)  
VSS  
VIL (DC)(max.)  
VIL (AC)(max.)  
VSS  
Input Waveform Timing 1 (tDS, tDH)  
Input Waveform Timing 2 (tIS, tIH)  
Preliminary Data Sheet E0919E10 (Ver. 1.0)  
19  
 复制成功!