欢迎访问ic37.com |
会员登录 免费注册
发布采购

GD25Q32 参数 Datasheet PDF下载

GD25Q32图片预览
型号: GD25Q32
PDF下载: 下载PDF文件 查看货源
内容描述: [3.3V Uniform Sector Dual and Quad Serial Flash]
分类和应用:
文件页数/大小: 50 页 / 3543 K
品牌: ELM [ ELM ELECTRONICS ]
 浏览型号GD25Q32的Datasheet PDF文件第7页浏览型号GD25Q32的Datasheet PDF文件第8页浏览型号GD25Q32的Datasheet PDF文件第9页浏览型号GD25Q32的Datasheet PDF文件第10页浏览型号GD25Q32的Datasheet PDF文件第12页浏览型号GD25Q32的Datasheet PDF文件第13页浏览型号GD25Q32的Datasheet PDF文件第14页浏览型号GD25Q32的Datasheet PDF文件第15页  
GD25Q32CxIGx 3.3V Uniform Sector Dual and Quad Serial Flash  
http://www.elm-tech.com  
NOTE: (1). When SRP1, SRP0= (1, 0), a Power-Down, Power-Up cycle will change SRP1, SRP0 to (0, 0) state.  
(2). This feature is available on special order. (GD25Q32CxxSx)Please contact ELM for details.  
QE bit.  
The Quad Enable (QE) bit is a non-volatile Read/Write bit in the Status Register that allows Quad operation.  
When the QE bit is set to 0 (Default) the WP# pin and HOLD# pin are enable. When the QE pin is set to 1,  
the Quad IO2 and IO3 pins are enabled. (The QE bit should never be set to 1 during standard SPI or Dual SPI  
operation if the WP# or HOLD# pins are tied directly to the power supply or ground).  
LB3, LB2, LB1 bits.  
The LB3, LB2, LB1 bits are non-volatile One Time Program (OTP) bits in Status Register (S13-S11) that  
provide the write protect control and status to the Security Registers. The default state of LB3-LB1 are 0,  
the security registers are unlocked. The LB3-LB1 bits can be set to 1 individually using the Write Register  
instruction. The LB3-LB1 bits are One Time Programmable, once its set to 1, the Security Registers will become  
read-only permanently.  
CMP bit.  
The CMP bit is a non-volatile Read/Write bit in the Status Register (S14). It is used in conjunction the BP4-  
BP0 bits to provide more flexibility for the array protection. Please see the Status registers Memory Protection  
table for details. The default setting is CMP=0.  
SUS1, SUS2 bits.  
The SUS1 and SUS2 bits are read only bit in the status register (S15 and S10) that are set to 1 after executing an  
Program/Erase Suspend (75H) command (The Erase Suspend will set the SUS1 to 1, and the Program Suspend  
will set the SUS2 to 1) . The SUS1 and SUS2 bits are cleared to 0 by Program/Erase Resume (7AH) command  
as well as a power-down, power-up cycle.  
HPF bit.  
The High Performance Flag (HPF) bit indicates the status of High Performance Mode (HPM). When HPF bit  
sets to 1, it means the device is in High Performance Mode, when HPF bit sets 0 (default), it means the device is  
not in High Performance Mode.  
DRV1/DRV0.  
The DRV1 & DRV0 bits are used to determine the output driver strength for the Read operations.  
DRV1, DRV0  
Driver Strength  
00  
01  
10  
11  
100%  
75% (default)  
50%  
25%  
Rev.1.0  
50 - 11  
 复制成功!