欢迎访问ic37.com |
会员登录 免费注册
发布采购

EL5481C 参数 Datasheet PDF下载

EL5481C图片预览
型号: EL5481C
PDF下载: 下载PDF文件 查看货源
内容描述: 四8ns的高速比较器 [Quad 8ns High-Speed Comparators]
分类和应用: 比较器
文件页数/大小: 11 页 / 113 K
品牌: ELANTEC [ ELANTEC SEMICONDUCTOR ]
 浏览型号EL5481C的Datasheet PDF文件第2页浏览型号EL5481C的Datasheet PDF文件第3页浏览型号EL5481C的Datasheet PDF文件第4页浏览型号EL5481C的Datasheet PDF文件第5页浏览型号EL5481C的Datasheet PDF文件第7页浏览型号EL5481C的Datasheet PDF文件第8页浏览型号EL5481C的Datasheet PDF文件第9页浏览型号EL5481C的Datasheet PDF文件第10页  
EL5481C/EL5482C
EL5481C/EL5482C
Quad 8ns High-Speed Comparators
Timing Diagram
Compare
Latch
Enable
Input
Latch
Differential
Input
Voltage
t
s
V
IN
V
OS
V
OD
t
pd
-
t
d
+
t
h
Compare
1.4V
Latch
t
pw
(D)
Latch
Comparator
Output
2.4V
Definition of Terms
Term
V
OS
V
IN
V
OD
t
pd
+
t
pd
-
t
d
+
t
d
-
t
s
t
h
t
pw
(D)
Definition
Input Offset Voltage - Voltage applied between the two input terminals to obtain CMOS logic threshold at the output
Input Voltage Pulse Amplitude - Usually set to 1V for comparator specifications
Input Voltage Overdrive - Usually set to 50mV and in opposite polarity to VIN for comparator specifications
Input to Output High Delay - The propagation delay measured from the time the input signal crosses the input offset voltage to the CMOS
logic threshold of an output low to high transition
Input to Output Low Delay - The propagation delay measured from the time the input signal crosses the input offset voltage to the CMOS
logic threshold of an output high to low transition
Latch Disable to Output High Delay - The propagation delay measured from the latch signal crossing the CMOS threshold in a low to high
transition to the point of the output crossing CMOS threshold in a low to high transition
Latch Disable to Output Low Delay - The propagation delay measured from the latch signal crossing the CMOS threshold in a low to high
transition to the point of the output crossing CMOS threshold in a high to low transition
Minimum Setup Time - The minimum time before the negative transition of the latch signal that an input signal change must be present in
order to be acquired and held at the outputs
Minimum Hold Time - The minimum time after the negative transition of the latch signal that an input signal must remain unchanged in
order to be acquired and held at the output
Minimum Latch Disable Pulse Width - The minimum time that the latch signal must remain high in order to acquire and hold an input signal
change
6