欢迎访问ic37.com |
会员登录 免费注册
发布采购

EL5185CN 参数 Datasheet PDF下载

EL5185CN图片预览
型号: EL5185CN
PDF下载: 下载PDF文件 查看货源
内容描述: [Comparator, 1 Func, 2000uV Offset-Max, 4ns Response Time, PDIP8, DIP-8]
分类和应用: 比较器
文件页数/大小: 11 页 / 301 K
品牌: ELANTEC [ ELANTEC SEMICONDUCTOR ]
 浏览型号EL5185CN的Datasheet PDF文件第3页浏览型号EL5185CN的Datasheet PDF文件第4页浏览型号EL5185CN的Datasheet PDF文件第5页浏览型号EL5185CN的Datasheet PDF文件第6页浏览型号EL5185CN的Datasheet PDF文件第7页浏览型号EL5185CN的Datasheet PDF文件第9页浏览型号EL5185CN的Datasheet PDF文件第10页浏览型号EL5185CN的Datasheet PDF文件第11页  
EL5185C - Preliminary
EL5185C - Preliminary
4ns High-Speed Comparator
Applications Information
Power Supplies and Circuit Layout
The EL5185C comparator operates with single and dual
supply with 5V to 12V between V
S
+ and V
S
-. The out-
put side of the comparator is supplied by a single supply
from 2.7V to 5V. The rail to rail output swing enables
direct connection of the comparator to both CMOS and
TTL logic circuits. As with many high speed devices,
the supplies must be well bypassed. Elantec recom-
mends a 4.7µF tantalum in parallel with a 0.1µF
ceramic. These should be placed as close as possible to
the supply pins. Keep all leads short to reduce stray
capacitance and lead inductance. This will also mini-
mize unwanted parasitic feedback around the
comparator. The device should be soldered directly to
the PC board instead of using a socket. Use a PC board
with a good, unbroken low inductance ground plane.
Good ground plane construction techniques enhance sta-
bility of the comparators.
may be helpful to apply some positive feedback (hyster-
esis) between the output and the positive input. The
hysteresis effectively causes one comparator's input
voltage to move quickly past the other, thus taking the
input out of the region where oscillation occurs. For the
EL5185C, the propagation delay increases when the
input slew rate increases for low overdrive voltages.
With high overdrive voltages, the propagation delay
does not change much with the input slew rate.
Latch Pin Dynamics
The EL5185C contains a “transparent” latch for each
channel. The latch pin is designed to be driven with
either a TTL or CMOS output. When the latch is con-
nected to a logic high level or left floating, the
comparator is transparent and immediately responds to
the changes at the input terminals. When the latch is
switched to a logic low level, the comparator output
remains latched to its value just before the latch’s high-
to-low transition. To guarantee data retention, the input
signal must remain the same state at least 1ns (hold time)
after the latch goes low and at least 2ns (setup time)
before the latch goes low. When the latch goes high, the
new data will appear at the output in approximately 6ns
(latch propagation delay).
Input Voltage Considerations
The EL5185C input range is specified from 0.1V below
V
S
- to 2.25V below V
S
+. The criterion for the input
limit is that the output still responds correctly to a small
differential input signal. The differential input stage is a
pair of PNP transistors, therefore, the input bias current
flows out of the device. When either input signal falls
below the negative input voltage limit, the parasitic PN
junction formed by the substrate and the base of the PNP
will turn on, resulting in a significant increase of input
bias current. If one of the inputs goes above the positive
input voltage limit, the output will still maintain the cor-
rect logic level as long as the other input stays within the
input range. However, the propagation delay will
increase. When both inputs are outside the input voltage
range, the output becomes unpredictable. Large differ-
ential voltages greater than the supply voltage should be
avoided to prevent damages to the input stage.
Hysteresis
Hysteresis can be added externally. The following two
methods can be used to add hysteresis.
Inverting comparator with hysteresis:
V
REF
R
2
R
1
V
IN
+
-
R
3
Input Slew Rate
Most high speed comparators oscillate when the voltage
of one of the inputs is close to or equal to the voltage on
the other input due to noise or undesirable feedback. For
clean output waveform, the input must meet certain min-
imum slew rate requirements. In some applications, it
8
R
3
adds a portion of the output to the threshold set by R
1
and R
2
. The calculation of the resistor values are as
follows:
Select the threshold voltage V
TH
and calculate R
1
and
R
2
. The current through R
1
/R
2
bias string must be many