欢迎访问ic37.com |
会员登录 免费注册
发布采购

DM9161_08 参数 Datasheet PDF下载

DM9161_08图片预览
型号: DM9161_08
PDF下载: 下载PDF文件 查看货源
内容描述: 10/100 Mbps快速以太网物理层TX / FX单芯片收发器 [10/100 Mbps Fast Ethernet Physical Layer TX/FX Single Chip Transceiver]
分类和应用: 以太网局域网(LAN)标准
文件页数/大小: 50 页 / 661 K
品牌: DAVICOM [ DAVICOM SEMICONDUCTOR, INC. ]
 浏览型号DM9161_08的Datasheet PDF文件第2页浏览型号DM9161_08的Datasheet PDF文件第3页浏览型号DM9161_08的Datasheet PDF文件第4页浏览型号DM9161_08的Datasheet PDF文件第5页浏览型号DM9161_08的Datasheet PDF文件第7页浏览型号DM9161_08的Datasheet PDF文件第8页浏览型号DM9161_08的Datasheet PDF文件第9页浏览型号DM9161_08的Datasheet PDF文件第10页  
DM9161
10/100 Mbps Fast Ethernet Physical Layer TX/FX Single Chip Transceiver
5. Pin Description
I: Input, O: Output, LI: Latch input when power-up/reset, Z: Tri-State output, U: Pulled up
D: Pulled down
5.1 Normal MII Interface, 21 pins
Pin No.
Pin Name
I/O
Description
16
TXER/TXD [4]
I Transmit Error/The Fifth TXD Data Bit
In 100Mbps mode, when the signal indicates active high and TXEN is
active, the HALT symbol substitutes the actual data nibble. In 10Mbps,
the input is ignored
In bypass mode (bypass BP4B5B), TXER becomes the TXD [4] pin, the
fifth TXD data bit of the 5B symbol
20,19,18,17
TXD [0:3]
I Transmit Data
4-bit nibble data inputs (synchronous to the TXCLK) when in 10/100Mbps
nibble mode.
In 10Mbps GPSI (7-Wired) mode, the TXD [0] pin is used as the serial
data input pin, and TXD [1:3] are ignored.
21
TXEN
I
Transmit Enable
Active high indicates the presence of valid nibble data on the TXD [0:3] for
both 100Mbps and 10Mbps nibble modes.
In 10Mbps GPSI (7-Wired) mode, active high indicates the presence of
valid 10Mbps data on TXD [0].
Transmit Clock
The transmitting clock provides the timing reference for the transfer of the
TXEN, TXD, and TXER. TXCLK is provided by the PHY
25MHz in 100Mbps nibble mode, 2.5MHz in 10Mbps nibble mode, 10MHz
in 10Mbps GPSI (7-Wired) mode
ISOLATE Setting:
0: Reg 0.10 will be initialized to “0”.(Ref. to 8.1 Basic Control Register)
1: Reg 0.10 will be initialized to “1”.
Management Data Clock
Synchronous clock for the MDIO management data. This clock is
provided by management entity, and it is up to 2.5MHz
Management Data I/O
Bi-directional management data which may be provided by the station
management entity or the PHY
Receive Data Output
4-bit nibble data outputs (synchronous to RXCLK) when in 10/100Mbps
MII mode
In 10Mbps GPSI (7-Wired) mode, the RXD [0] pin is used as the serial
data output pin, and the RXD [1:3] are ignored
PHY address [0:3] (power up reset latch input)
PHY address sensing input pins
Status Interrupt Output:
Asserted low whenever there is a status change (link, speed, duplex)
The MDINTR# pin has a high impedance output, a 2.2KΩ pulled high
resistor is needed
22
TXCLK/
ISOLATE
O,
Z,
LI
(D)
24
25
29,28,27,26
MDC
MDIO
RXD[0:3]
/PHYAD[0:3]
I
I/O
O,
Z,
LI
(D)
32
MDINTR#
O,
Z
6
Final
Version: DM9161-DS-F05
September 10, 2008