欢迎访问ic37.com |
会员登录 免费注册
发布采购

DS1086Z 参数 Datasheet PDF下载

DS1086Z图片预览
型号: DS1086Z
PDF下载: 下载PDF文件 查看货源
内容描述: DS1086扩频EconOscillator [DS1086 Spread-Spectrum EconOscillator]
分类和应用:
文件页数/大小: 14 页 / 230 K
品牌: DALLAS [ DALLAS SEMICONDUCTOR ]
 浏览型号DS1086Z的Datasheet PDF文件第5页浏览型号DS1086Z的Datasheet PDF文件第6页浏览型号DS1086Z的Datasheet PDF文件第7页浏览型号DS1086Z的Datasheet PDF文件第8页浏览型号DS1086Z的Datasheet PDF文件第10页浏览型号DS1086Z的Datasheet PDF文件第11页浏览型号DS1086Z的Datasheet PDF文件第12页浏览型号DS1086Z的Datasheet PDF文件第13页  
DS1086 Spread-Spectrum EconOscillator
DS1086
V
CC
EEPROM CONTROL
REGISTERS
DAC
OFFSET
ADDR
RANGE
PRESCALER
FREQUENCY
CONTROL VOLTAGE
DAC
SDA
SCL
DS1086
2-WIRE
INTERFACE
PDN
VOLTAGE-CONTROLLED
OSCILLATOR
MASTER
OSCILLATOR
OUTPUT
PRESCALER
BY 1, 2, 4...256
OUT
DITHER
CONTROL
OE
SPRD
GND
TRIANGLE WAVE
GENERATOR
DITHER SIGNAL
Figure 3. DS1086 Block Diagram
The output frequency is determined by the following
equation:
(MIN FREQUENCY OF SELECTED OFFSET RANGE)
+
(DAC VALUE
×
10 kHz STEP SIZE)
f
OUTPUT
=
PRESCALER
PRESCALER Register
The PRESCALER register controls the prescaler (bits P3
to P0) and dither (bit J0). The prescaler divides the mas-
ter oscillator frequency by 2
x
where x can be from 0 to 8.
Any prescaler value entered that is greater than 8
decodes as 8. The dither applied to the output is con-
trolled with bit J0. When J0 is high, 2% peak dither is
selected. When J0 is low, 4% peak dither is selected.
(1)
where:
min frequency of selected OFFSET range
is the
lowest frequency (shown in
Table
2 for the correspond-
ing offset).
DAC value
is the value of the DAC register (0 to 1023).
Prescaler
is the value of 2
x
where x = 0 to 8.
See the
Example Frequency Calculations
section for a
more in-depth look at using the registers.
DAC HIGH/DAC LOW Register
The 2-byte DAC register sets the frequency of the master
oscillator to a particular value within the current offset
range. Each step of the DAC changes the master oscilla-
tor frequency by 10kHz. The first byte is the MSB (DAC
HIGH) and the second byte is the LSB (DAC LOW).
________________Register Definitions
The DS1086 registers are used to determine the output
frequency and dither amount. A summary of the regis-
ters is shown in
Table
1. Using the default register set-
tings below, the default output frequency is 97.1MHz.
See the
Example Frequency Calculations
section for an
example on how to determine the register settings for a
desired output frequency.
OFFSET Register
The OFFSET register determines the range of frequencies
that can be obtained for a given DAC setting. The factory
default offset is copied into the RANGE register so the
user can access the default offset after making changes
to the OFFSET register. See
Table
2 for OFFSET ranges.
Correct operation of the device is not guaranteed out-
side the range 66MHz to 133MHz.
9
_____________________________________________________________________