欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY7C4265-15AC 参数 Datasheet PDF下载

CY7C4265-15AC图片预览
型号: CY7C4265-15AC
PDF下载: 下载PDF文件 查看货源
内容描述: 8K / 16K ×18深同步FIFO的 [8K/16K x 18 Deep Sync FIFOs]
分类和应用: 存储内存集成电路先进先出芯片时钟
文件页数/大小: 22 页 / 351 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CY7C4265-15AC的Datasheet PDF文件第2页浏览型号CY7C4265-15AC的Datasheet PDF文件第3页浏览型号CY7C4265-15AC的Datasheet PDF文件第4页浏览型号CY7C4265-15AC的Datasheet PDF文件第5页浏览型号CY7C4265-15AC的Datasheet PDF文件第6页浏览型号CY7C4265-15AC的Datasheet PDF文件第7页浏览型号CY7C4265-15AC的Datasheet PDF文件第8页浏览型号CY7C4265-15AC的Datasheet PDF文件第9页  
CY7C4255
CY7C4265
8K/16K x 18 Deep Sync FIFOs
Features
• High-speed, low-power, first-in first-out (FIFO)
memories
• 8K x 18 (CY7C4255)
• 16K x 18 (CY7C4265)
• 0.5 micron CMOS for optimum speed/power
• High-speed 100-MHz operation (10-ns read/write cycle
times)
• Low power — I
CC
= 45 mA
• Fully asynchronous and simultaneous read and write
operation
• Empty, Full, Half Full, and programmable Almost Empty
and Almost Full status flags
• TTL compatible
• Retransmit function
• Output Enable (OE) pins
• Independent read and write enable pins
• Center power and ground pins for reduced noise
• Supports free-running 50% duty cycle clock inputs
• Width Expansion Capability
• Depth Expansion Capability
• 64-pin TQFP and 64-pin STQFP
• Pin-compatible density upgrade to CY7C42X5 family
• Pin-compatible density upgrade to
IDT72205/15/25/35/45
are 18 bits wide and are pin/functionally compatible to the
CY7C42X5 Synchronous FIFO family. The CY7C4255/65 can
be cascaded to increase FIFO depth. Programmable features
include Almost Full/Almost Empty flags. These FIFOs provide
solutions for a wide variety of data buffering needs, including
high-speed data acquisition, multiprocessor interfaces, and commu-
nications buffering.
These FIFOs have 18-bit input and output ports that are con-
trolled by separate clock and enable signals. The input port is
controlled by a Free-Running Clock (WCLK) and a Write En-
able pin (WEN).
When WEN is asserted, data is written into the FIFO on the rising
edge of the WCLK signal. While WEN is held active, data is continu-
ally written into the FIFO on each cycle. The output port is controlled
in a similar manner by a free-running Read Clock (RCLK) and a Read
Enable pin (REN). In addition, the CY7C4255/65 have an Output
Enable pin (OE). The read and write clocks may be tied together for
single-clock operation or the two clocks may be run independently for
asynchronous read/write applications. Clock frequencies up to 100
MHz are achievable.
Retransmit and Synchronous Almost Full/Almost Empty flag
features are available on these devices.
Depth expansion is possible using the Cascade Input (WXI,
RXI), Cascade Output (WXO, RXO), and First Load (FL) pins. The
WXO and RXO pins are connected to the WXI and RXI pins of the
next device, and the WXO and RXO pins of the last device should be
connected to the WXI and RXI pins of the first device. The FL pin of
the first device is tied to V
SS
and the FL pin of all the remaining devic-
es should be tied to V
CC
.
Functional Description
The CY7C4255/65 are high-speed, low-power, first-in first-out
(FIFO) memories with clocked read and write interfaces. All
Logic Block Diagram
D
0 – 17
INPUT
REGISTER
WCLK
WEN
WRITE
CONTROL
FLAG
PROGRAM
REGISTER
RAM
ARRAY
8K x 18
16K x 18
WRITE
POINTER
FLAG
LOGIC
FF
EF
PAE
PAF
SMODE
READ
POINTER
RS
RESET
LOGIC
FL/RT
WXI
WXO/HF
RXI
RXO
EXPANSION
LOGIC
THREE–STATE
OUTPUT REGISTER
OE
READ
CONTROL
4255–1
Q
0 – 17
RCLK
REN
Cypress Semiconductor Corporation
Document #: 38-06004 Rev. *B
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised August 11, 2004