欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY7C136-55JC 参数 Datasheet PDF下载

CY7C136-55JC图片预览
型号: CY7C136-55JC
PDF下载: 下载PDF文件 查看货源
内容描述: 2K ×8双端口静态RAM [2K x 8 Dual-Port Static RAM]
分类和应用: 存储内存集成电路静态存储器
文件页数/大小: 15 页 / 455 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CY7C136-55JC的Datasheet PDF文件第2页浏览型号CY7C136-55JC的Datasheet PDF文件第3页浏览型号CY7C136-55JC的Datasheet PDF文件第4页浏览型号CY7C136-55JC的Datasheet PDF文件第5页浏览型号CY7C136-55JC的Datasheet PDF文件第6页浏览型号CY7C136-55JC的Datasheet PDF文件第7页浏览型号CY7C136-55JC的Datasheet PDF文件第8页浏览型号CY7C136-55JC的Datasheet PDF文件第9页  
CY7C132, CY7C136
CY7C136A, CY7C142, CY7C146
2K x 8 Dual-Port Static RAM
Features
Functional Description
The CY7C132, CY7C136, CY7C136A, CY7C142, and CY7C146
are high speed CMOS 2K x 8 dual-port static RAMs. Two ports
are provided to permit independent access to any location in
memory. The CY7C132, CY7C136, and CY7C136A can be used
as either a standalone 8-bit dual-port static RAM or as a
MASTER dual-port RAM, in conjunction with the
CY7C142/CY7C146 SLAVE dual-port device. They are used in
systems that require 16-bit or greater word widths. This is the
solution to applications that require shared or buffered data, such
as cache memory for DSP, bit-slice, or multiprocessor designs.
Each port has independent control pins; chip enable (CE), write
enable (R/W), and output enable (OE). BUSY flags are provided
on each port. In addition, an interrupt flag (INT) is provided on
each port of the 52-pin PLCC version. BUSY signals that the port
is trying to access the same location currently being accessed
by the other port. On the PLCC version, INT is an interrupt flag
indicating that data is placed in an unique location (7FF for the
left port and 7FE for the right port).
An automatic power down feature is controlled independently on
each port by the chip enable (CE) pins.
True dual-ported memory cells that enable simultaneous reads
of the same memory location
2K x 8 organization
0.65 micron CMOS for optimum speed and power
High speed access: 15 ns
Low operating power: I
CC
= 110 mA (maximum)
Fully asynchronous operation
Automatic power down
Master CY7C132/CY7C136/CY7C136A
easily expands data
bus width to 16 or more bits using slave CY7C142/CY7C146
BUSY output flag on CY7C132/CY7C136/CY7C136A;
BUSY input on CY7C142/CY7C146
INT flag for port to port communication (52-Pin PLCC/PQFP
versions)
CY7C136, CY7C136A, and CY7C146 available in 52-pin
PLCC and 52-pin PQFP packages
Pb-free packages available
Logic Block Diagram
R/W
L
CE
L
OE
L
R/W
R
CE
R
OE
R
I/O
7L
I/O
0L
BUSY
L
I/O
CONTROL
I/O
CONTROL
I/O
7R
I/O
0R
BUSY
R
MEMORY
ARRAY
A
10L
A
0L
ADDRESS
DECODER
ADDRESS
DECODER
A
10R
A
0R
CE
L
OE
L
R/W
L
INT
L
ARBITRATION
LOGIC
(7C132/7C136 ONLY)
AND
INTERRUPTLOGIC
(7C136/7C146 ONLY)
CE
R
OE
R
R/W
R
INT
R
Notes
1. CY7C136 and CY7C136A are functionally identical.
2. CY7C132/CY7C136/CY7C136A (Master): BUSY is open drain output and requires pull up resistor. CY7C142/CY7C146 (Slave): BUSY is input.
3. Open drain outputs; pull up resistor required.
Cypress Semiconductor Corporation
Document #: 38-06031 Rev. *E
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised March 24, 2009