欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY7C150-12PC 参数 Datasheet PDF下载

CY7C150-12PC图片预览
型号: CY7C150-12PC
PDF下载: 下载PDF文件 查看货源
内容描述: 1Kx4静态RAM [1Kx4 Static RAM]
分类和应用: 存储内存集成电路静态存储器光电二极管
文件页数/大小: 11 页 / 307 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CY7C150-12PC的Datasheet PDF文件第2页浏览型号CY7C150-12PC的Datasheet PDF文件第3页浏览型号CY7C150-12PC的Datasheet PDF文件第4页浏览型号CY7C150-12PC的Datasheet PDF文件第5页浏览型号CY7C150-12PC的Datasheet PDF文件第6页浏览型号CY7C150-12PC的Datasheet PDF文件第7页浏览型号CY7C150-12PC的Datasheet PDF文件第8页浏览型号CY7C150-12PC的Datasheet PDF文件第9页  
50
CY7C150
1Kx4 Static RAM
Features
• Memory reset function
• 1024 x 4 static RAM for control store in high-speed com-
puters
• CMOS for optimum speed/power
• High speed
— 10 ns (commercial)
— 12 ns (military)
• Low power
— 495 mW (commercial)
— 550 mW (military)
Separate inputs and outputs
5-volt power supply
±10%
tolerance in both commercial
and military
Capable of withstanding greater than 2001V static dis-
charge
TTL-compatible inputs and outputs
Separate I/O paths eliminates the need to multiplex data in
and data out, providing for simpler board layout and faster sys-
tem performance. Outputs are three-stated during write, reset,
deselect, or when output enable (OE) is held HIGH, allowing
for easy memory expansion.
Reset is initiated by selecting the device (CS = LOW) and tak-
ing the reset (RS) input LOW. Within two memory cycles all
bits are internally cleared to zero. Since chip select must be
LOW for the device to be reset, a global reset signal can be
employed, with only selected devices being cleared at any giv-
en time.
Writing to the device is accomplished when the chip select
(CS) and write enable (WE) inputs are both LOW. Data on the
four data inputs (D
0
−D
3
) is written into the memory location
specified on the address pins (A
0
through A
9
).
Reading the device is accomplished by taking chip select (CS)
and output enable (OE) LOW while write enable (WE) remains
HIGH. Under these conditions, the contents of the memory
location specified on the address pins will appear on the four
output pins (O
0
through O
3
).
The output pins remain in high-impedance state when chip
enable (CE) or output enable (OE) is HIGH, or write enable
(WE) or reset (RS) is LOW.
A die coat is used to insure alpha immunity.
Functional Description
The CY7C150 is a high-performance CMOS static RAM de-
signed for use in cache memory, high-speed graphics, and
data-acquisition applications. The CY7C150 has a memory re-
set feature that allows the entire memory to be reset in two
memory cycles.
Logic Block Diagram
D
0
D
1
D
2
D
3
DATAINPUT
CONTROL
ROW DECODER
A
0
A
1
A
2
A
3
A
4
A
5
SENSE AMPS
RS
CS
OE
WE
Pin Configuration
DIP/SOIC
Top View
A3
A4
A5
A6
A7
A8
A9
D0
D1
O0
O1
GND
1
2
3
4
5
24
23
22
21
20
6 7C150 19
18
7
8
17
9
16
10
15
14
11
13
12
VCC
A2
A1
A0
RS
CS
WE
OE
D3
D2
O3
O2
C150-2
O
0
O
1
O
2
O
3
64 x 64
ARRA
Y
COLUMN
COLUMN
DECODER
DECODER
C150–1
A
6
A
7
A
8
A
9
Selection Guide
7C150−10
Maximum Access Time (ns)
Maximum Operating Current (mA)
Commercial
Military
Commercial
Military
90
10
7C150−12
12
12
90
100
7C150−15
15
15
90
100
7C150−25
25
25
90
100
35
90
100
7C150−35
Cypress Semiconductor Corporation
Document #: 38-05024 Rev. **
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised August 24, 2001