欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY7C1049B-15VC 参数 Datasheet PDF下载

CY7C1049B-15VC图片预览
型号: CY7C1049B-15VC
PDF下载: 下载PDF文件 查看货源
内容描述: 512K ×8静态RAM [512K x 8 Static RAM]
分类和应用:
文件页数/大小: 9 页 / 292 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CY7C1049B-15VC的Datasheet PDF文件第2页浏览型号CY7C1049B-15VC的Datasheet PDF文件第3页浏览型号CY7C1049B-15VC的Datasheet PDF文件第4页浏览型号CY7C1049B-15VC的Datasheet PDF文件第5页浏览型号CY7C1049B-15VC的Datasheet PDF文件第6页浏览型号CY7C1049B-15VC的Datasheet PDF文件第7页浏览型号CY7C1049B-15VC的Datasheet PDF文件第8页浏览型号CY7C1049B-15VC的Datasheet PDF文件第9页  
CY7C1049B
512K x 8 Static RAM
Features
• High speed
— t
AA
= 12 ns
• Low active power
— 1320 mW (max.)
• Low CMOS standby power (Commercial L version)
— 2.75 mW (max.)
• 2.0V Data Retention (400
µW
at 2.0V retention)
• Automatic power-down when deselected
• TTL-compatible inputs and outputs
• Easy memory expansion with CE and OE features
• Available in Pb-free and non Pb-free 36-Lead (400-Mil)
Molded SOJ
Functional Description
[1]
The CY7C1049B is a high-performance CMOS static RAM
organized as 524,288 words by 8 bits. Easy memory
expansion is provided by an active LOW Chip Enable (CE), an
active LOW Output Enable (OE), and tri-state drivers. Writing
to the device is accomplished by taking Chip Enable (CE) and
Write Enable (WE) inputs LOW. Data on the eight I/O pins (I/O
0
through I/O
7
) is then written into the location specified on the
address pins (A
0
through A
18
).
Reading from the device is accomplished by taking Chip
Enable (CE) and Output Enable (OE) LOW while forcing Write
Enable (WE) HIGH. Under these conditions, the contents of
the memory location specified by the address pins will appear
on the I/O pins.
The eight input/output pins (I/O
0
through I/O
7
) are placed in a
high-impedance state when the device is deselected (CE
HIGH), the outputs are disabled (OE HIGH), or during a write
operation (CE LOW, and WE LOW).
The CY7C1049B is available in a standard 400-mil-wide
36-pin SOJ package with center power and ground (revolu-
tionary) pinout.
Logic Block Diagram
Pin Configuration
SOJ
Top View
A
0
A
1
A
2
A
3
A
4
CE
I/O
0
I/O
1
V
CC
GND
I/O
2
I/O3
WE
A
5
A
6
A
7
A
8
A
9
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
21
20
19
NC
A
18
A
17
A
16
A
15
OE
I/O
7
I/O
6
GND
V
CC
I/O
5
I/O
4
A
14
A
13
A
12
A
11
A
10
NC
I/O
0
INPUT BUFFER
A
0
A
1
A
2
A
3
A
4
A
5
A
6
A
7
A
8
A
9
A
10
I/O
1
ROW DECODER
I/O
2
SENSE AMPS
512K x 8
ARRAY
I/O
3
I/O
4
I/O
5
CE
WE
OE
COLUMN
DECODER
POWER
DOWN
I/O
6
I/O
7
Note:
1. For guidelines on SRAM system design, please refer to the ‘System Design Guidelines’ Cypress application note, available on the internet at www.cypress.com.
A
11
A
12
A
13
A
14
A
15
A
16
A
17
A
18
Cypress Semiconductor Corporation
Document #: 38-05169 Rev. *B
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised August 31, 2006