CY7C027V/028V
CY7C037V/038V
Switching Waveforms
(continued)
Semaphore Read After Write Timing, Either Side
[34]
t
SAA
t
OHA
A
0
–A
2
VALID ADRESS
t
AW
VALID ADRESS
t
ACE
t
SOP
SEM
t
SCE
t
SD
I/O
0
t
SA
R/W
t
HA
DATA
IN
VALID
t
PWE
t
HD
DATA
OUT
VALID
t
SWRD
OE
WRITE CYCLE
t
SOP
t
DOE
READ CYCLE
Timing Diagram of Semaphore Contention
[35, 36, 37]
A
0L
–A
2L
MATCH
R/W
L
SEM
L
t
SPS
A
0R
–A
2R
MATCH
R/W
R
SEM
R
Notes:
34. CE = HIGH for the duration of the above timing (both write and read cycle).
35. I/O
0R
= I/O
0L
= LOW (request semaphore); CE
R
= CE
L
= HIGH.
36. Semaphores are reset (available to both ports) at cycle start.
37. If t
SPS
is violated, the semaphore will definitely be obtained by one side or the other, but which side will get the semaphore is unpredictable.
Document #: 38-06078 Rev. *A
Page 11 of 18