欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY7B9911V-5JC 参数 Datasheet PDF下载

CY7B9911V-5JC图片预览
型号: CY7B9911V-5JC
PDF下载: 下载PDF文件 查看货源
内容描述: 高速低电压可编程偏移时钟缓冲器 [High Speed Low Voltage Programmable Skew Clock Buffer]
分类和应用: 时钟
文件页数/大小: 17 页 / 404 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CY7B9911V-5JC的Datasheet PDF文件第2页浏览型号CY7B9911V-5JC的Datasheet PDF文件第3页浏览型号CY7B9911V-5JC的Datasheet PDF文件第4页浏览型号CY7B9911V-5JC的Datasheet PDF文件第5页浏览型号CY7B9911V-5JC的Datasheet PDF文件第6页浏览型号CY7B9911V-5JC的Datasheet PDF文件第7页浏览型号CY7B9911V-5JC的Datasheet PDF文件第8页浏览型号CY7B9911V-5JC的Datasheet PDF文件第9页  
CY7B9911V
3.3 V RoboClock+™
High Speed Low Voltage Programmable
Skew Clock Buffer
Features
Functional Description
The CY7B9911V 3.3 V RoboClock+™ High Speed Low Voltage
Programmable Skew Clock Buffer (LVPSCB) offers user
selectable control over system clock functions. These multiple
output clock drivers provide the system integrator with functions
necessary to optimize the timing of high performance computer
systems. Each of the eight individual drivers, arranged in four
pairs of user controllable outputs, can drive terminated trans-
mission lines with impedances as low as 50Ω. They deliver
minimal and specified output skews and full swing logic levels
(LVTTL).
Each output is hardwired to one of nine delay or function config-
urations. Delay increments of 0.7 to 1.5 ns are determined by the
operating frequency with outputs that can skew up to ±6 time units
from their nominal “zero” skew position. The completely integrated
PLL allows external load and cancels the transmission line delay
effects. When this “zero delay” capability of the LVPSCB is
combined with the selectable output skew functions, you can
create output-to-output delays of up to ±12 time units.
Divide-by-two and divide-by-four output functions are provided
for additional flexibility in designing complex clock systems.
When combined with the internal PLL, these divide functions
allow distribution of a low frequency clock that are multiplied by
two or four at the clock destination. This facility minimizes clock
distribution difficulty enabling maximum system clock speed and
flexibility.
All output pair skew <100 ps typical (250 max)
3.75 to 110 MHz output operation
User selectable output functions
Selectable skew to 18 ns
Inverted and non-inverted
1
1
Operation at
2
and
4
input frequency
Operation at 2x and 4x input frequency (input as low as
3.75 MHz)
Zero input-to-output delay
50% duty cycle outputs
LVTTL outputs drive 50
Ω
terminated lines
Operates from a single 3.3 V supply
Low operating current
32-pin PLCC package
Jitter 100 ps (typical)
Logic Block Diagram
TEST
PHASE
FREQ
DET
FS
4F0
4F1
4Q0
SELECT
INPUTS
(THREE
LEVEL)
4Q1
SKEW
3Q0
3Q1
SELECT
2F0
2F1
2Q0
MATRIX
2Q1
1Q0
1Q1
FB
REF
FILTER
VCO AND
TIME UNIT
GENERATOR
3F0
3F1
1F0
1F1
Cypress Semiconductor Corporation
Document Number: 38-07408 Rev. *F
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised April 7, 2011