欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY62147CV18LL-70BAI 参数 Datasheet PDF下载

CY62147CV18LL-70BAI图片预览
型号: CY62147CV18LL-70BAI
PDF下载: 下载PDF文件 查看货源
内容描述: 256K ×16静态RAM [256K x 16 Static RAM]
分类和应用:
文件页数/大小: 12 页 / 275 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CY62147CV18LL-70BAI的Datasheet PDF文件第2页浏览型号CY62147CV18LL-70BAI的Datasheet PDF文件第3页浏览型号CY62147CV18LL-70BAI的Datasheet PDF文件第4页浏览型号CY62147CV18LL-70BAI的Datasheet PDF文件第5页浏览型号CY62147CV18LL-70BAI的Datasheet PDF文件第6页浏览型号CY62147CV18LL-70BAI的Datasheet PDF文件第7页浏览型号CY62147CV18LL-70BAI的Datasheet PDF文件第8页浏览型号CY62147CV18LL-70BAI的Datasheet PDF文件第9页  
CY62147CV18 MoBL2™
256K x 16 Static RAM
Features
• High Speed
— 55 ns and 70 ns availability
• Low voltage range:
CY62147CV18: 1.65V−1.95V
• Pin Compatible w/ CY62147V18/BV18
• Ultra-low active power
— Typical Active Current: 0.5 mA @ f = 1 MHz
— Typical Active Current: 2 mA @ f = f
max
(70 ns speed)
Low standby power
Easy memory expansion with CE and OE features
Automatic power-down when deselected
CMOS for optimum speed/power
power consumption by 99% when addresses are not toggling.
The device can also be put into standby mode when deselect-
ed (CE HIGH or both BLE and BHE are HIGH). The input/out-
put pins (I/O
0
through I/O
15
) are placed in a high-impedance
state when: deselected (CE HIGH), outputs are disabled (OE
HIGH), both Byte High Enable and Byte Low Enable are dis-
abled (BHE, BLE HIGH), or during a write operation (CE LOW
and WE LOW).
Writing to the device is accomplished by taking Chip Enable
(CE) and Write Enable (WE) inputs LOW. If Byte Low Enable
(BLE) is LOW, then data from I/O pins (I/O
0
through I/O
7
), is
written into the location specified on the address pins (A
0
through A
17
). If Byte High Enable (BHE) is LOW, then data
from I/O pins (I/O
8
through I/O
15
) is written into the location
specified on the address pins (A
0
through A
17
).
Reading from the device is accomplished by taking Chip En-
able (CE) and Output Enable (OE) LOW while forcing the Write
Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then
data from the memory location specified by the address pins
will appear on I/O
0
to I/O
7
. If Byte High Enable (BHE) is LOW,
then data from memory will appear on I/O
8
to I/O
15
. See the
Truth Table at the back of this data sheet for a complete de-
scription of read and write modes.
The CY62147CV18 is available in a 48-ball FBGA package.
Functional Description
The CY62147CV18 is a high-performance CMOS static RAM
organized as 256K words by 16 bits. This device features ad-
vanced circuit design to provide ultra-low active current. This
is ideal for providing More Battery Life™ (MoBL™) in portable
applications such as cellular telephones. The device also has
an automatic power-down feature that significantly reduces
Logic Block Diagram
DATA IN DRIVERS
A
10
A
9
A
8
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
ROW DECODER
256K x 16
RAM Array
2048 X 2048
SENSE AMPS
I/O
0
–I/O
7
I/O
8
–I/O
15
COLUMN DECODER
BHE
WE
CE
OE
BLE
CE
BHE
BLE
A
11
A
12
A
13
A
14
A
15
A
16
Pow
-
er Down
Circuit
MoBL, MoBL2, and More Battery Life are trademarks of Cypress Semiconductor Corporation.
Cypress Semiconductor Corporation
Document #: 38-05011 Rev. *B
3901 North First Street
A
17
San Jose
CA 95134 • 408-943-2600
Revised October 31, 2001