欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY62136VLL-70BAI 参数 Datasheet PDF下载

CY62136VLL-70BAI图片预览
型号: CY62136VLL-70BAI
PDF下载: 下载PDF文件 查看货源
内容描述: 2兆位( 128K ×16 )静态RAM [2-Mbit (128K x 16) Static RAM]
分类和应用:
文件页数/大小: 13 页 / 352 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CY62136VLL-70BAI的Datasheet PDF文件第2页浏览型号CY62136VLL-70BAI的Datasheet PDF文件第3页浏览型号CY62136VLL-70BAI的Datasheet PDF文件第4页浏览型号CY62136VLL-70BAI的Datasheet PDF文件第5页浏览型号CY62136VLL-70BAI的Datasheet PDF文件第6页浏览型号CY62136VLL-70BAI的Datasheet PDF文件第7页浏览型号CY62136VLL-70BAI的Datasheet PDF文件第8页浏览型号CY62136VLL-70BAI的Datasheet PDF文件第9页  
CY62136V MoBL
®
2-Mbit (128K x 16) Static RAM
Features
• High speed
— 55 ns
• Temperature Ranges
— Industrial: –40°C to 85°C
— Automotive: –40°C to 125°C
• Wide voltage range
— 2.7V – 3.6V
• Ultra-low active, standby power
• Easy memory expansion with CE and OE features
• TTL-compatible inputs and outputs
• Automatic power-down when deselected
• CMOS for optimum speed/power
• Available in a Pb-free and non Pb-free 44-pin TSOP
Type II (forward pinout) and 48-ball FBGA packages
This is ideal for providing More Battery Life™ (MoBL
®
) in
portable applications such as cellular telephones. The device
also has an automatic power-down feature that significantly
reduces power consumption by 99% when addresses are not
toggling. The device can also be put into standby mode when
deselected (CE HIGH). The input/output pins (I/O
0
through
I/O
15
) are placed in a high-impedance state when: deselected
(CE HIGH), outputs are disabled (OE HIGH), BHE and BLE
are disabled (BHE, BLE HIGH), or during a write operation (CE
LOW, and WE LOW).
Writing to the device is accomplished by taking Chip Enable
(CE) and Write Enable (WE) inputs LOW. If Byte Low Enable
(BLE) is LOW, then data from I/O pins (I/O
0
through I/O
7
), is
written into the location specified on the address pins (A
0
through A
16
). If Byte High Enable (BHE) is LOW, then data
from I/O pins (I/O
8
through I/O
15
) is written into the location
specified on the address pins (A
0
through A
16
).
Reading from the device is accomplished by taking Chip
Enable (CE) and Output Enable (OE) LOW while forcing the
Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW,
then data from the memory location specified by the address
pins will appear on I/O
0
to I/O
7
. If Byte High Enable (BHE) is
LOW, then data from memory will appear on I/O
8
to I/O
15
. See
the Truth Table at the back of this data sheet for a complete
description of read and write modes.
Functional Description
[1]
The CY62136V is a high-performance CMOS static RAM
organized as 128K words by 16 bits. This device features
advanced circuit design to provide ultra-low active current.
Logic Block Diagram
DATA IN DRIVERS
A
10
A
9
A
8
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
ROW DECODER
128K x 16
RAM Array
SENSE AMPS
I/O
0
– I/O
7
I/O
8
– I/O
15
COLUMN DECODER
BHE
WE
CE
OE
BLE
A
12
A
11
A
13
Note:
1. For best practice recommendations, please refer to the Cypress application note “System Design Guidelines” on http://www.cypress.com.
A
14
A
15
A
16
Cypress Semiconductor Corporation
Document #: 38-05087 Rev. *D
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised July 19, 2006