Delta39K™ ISR™
CPLD Family
Switching Waveforms (continued)
Channel Memory DP SRAM Pipeline R/W Timing
CLOCK
tCHMCYC2
tCHMS
tCHMH
An–1
An
An+2
An+1
An+3
ADDRESS
tCHMH
tCHMS
WRITE
ENABLE
tCHMH
tCHMS
DATA
INPUT
Dn+3
Dn–1
Dn+1
tCHMDV2
tCHMDV2
tCHMDV2
Dn–1
Dn
Dn+1
OUTPUT
Dn+2
Dual-Port Asynchronous Address Match Busy Signal
Bn
An
ADDRESS A
An–1
An
An+1
ADDRESS B
tCHMBA
tCHMBA
ADDRESS
MATCH
Document #: 38-03039 Rev. *H
Page 32 of 86