欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY2308SC-2 参数 Datasheet PDF下载

CY2308SC-2图片预览
型号: CY2308SC-2
PDF下载: 下载PDF文件 查看货源
内容描述: 3.3V零延迟缓冲器 [3.3V Zero Delay Buffer]
分类和应用:
文件页数/大小: 14 页 / 203 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CY2308SC-2的Datasheet PDF文件第2页浏览型号CY2308SC-2的Datasheet PDF文件第3页浏览型号CY2308SC-2的Datasheet PDF文件第4页浏览型号CY2308SC-2的Datasheet PDF文件第5页浏览型号CY2308SC-2的Datasheet PDF文件第6页浏览型号CY2308SC-2的Datasheet PDF文件第7页浏览型号CY2308SC-2的Datasheet PDF文件第8页浏览型号CY2308SC-2的Datasheet PDF文件第9页  
1CY2308
CY2308
3.3V Zero Delay Buffer
Features
• Zero input-output propagation delay, adjustable by
capacitive load on FBK input
• Multiple configurations, see “Available CY2308
Configurations” table
• Multiple low-skew outputs
— Output-output skew less than 200 ps
— Device-device skew less than 700 ps
— Two banks of four outputs, three-stateable by two
select inputs
• 10-MHz to 133-MHz operating range
• Low jitter, less than 200 ps cycle-cycle (–1, –1H, –4, –5H)
• Space-saving 16-pin 150-mil SOIC package or 16-pin
TSSOP
• 3.3V operation
• Industrial Temperature available
The CY2308 has two banks of four outputs each, which can
be controlled by the Select inputs as shown in the table “Select
Input Decoding.” If all output clocks are not required, Bank B
can be three-stated. The select inputs also allow the input
clock to be directly applied to the output for chip and system
testing purposes.
The CY2308 PLL enters a power-down state when there are
no rising edges on the REF input. In this mode, all outputs are
three-stated and the PLL is turned off, resulting in less than
50
µA
of current draw. The PLL shuts down in two additional
cases as shown in the “Select Input Decoding” table.
Multiple CY2308 devices can accept the same input clock and
distribute it in a system. In this case, the skew between the
outputs of two devices is guaranteed to be less than 700 ps.
The CY2308 is available in five different configurations, as
shown in the “Available CY2308 Configurations” table on page
2. The CY2308–1 is the base part, where the output
frequencies equal the reference if there is no counter in the
feedback path. The CY2308–1H is the high-drive version of
the –1, and rise and fall times on this device are much faster.
The CY2308–2 allows the user to obtain 2X and 1X
frequencies on each output bank. The exact configuration and
output frequencies depends on which output drives the
feedback pin. The CY2308–3 allows the user to obtain 4X and
2X frequencies on the outputs.
The CY2308–4 enables the user to obtain 2X clocks on all
outputs. Thus, the part is extremely versatile, and can be used
in a variety of applications.
The CY2308–5H is a high-drive version with REF/2 on both
banks.
Functional Description
The CY2308 is a 3.3V Zero Delay Buffer designed to distribute
high-speed clocks in PC, workstation, datacom, telecom, and
other high-performance applications.
The part has an on-chip PLL which locks to an input clock
presented on the REF pin. The PLL feedback is required to be
driven into the FBK pin, and can be obtained from one of the
outputs. The input-to-output skew is guaranteed to be less
than 350 ps, and output-to-output skew is guaranteed to be
less than 200 ps.
Block Diagram
/2
REF
Pin Configuration
PLL
MUX
FBK
CLKA1
CLKA2
CLKA3
CLKA4
REF
CLKA1
CLKA2
V
DD
GND
CLKB1
CLKB2
S2
/2
Extra Divider (–3, –4)
Extra Divider (–5H)
SOIC
Top View
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
S2
S1
FBK
CLKA4
CLKA3
V
DD
GND
CLKB4
CLKB3
S1
Select Input
Decoding
/2
CLKB1
CLKB2
CLKB3
Extra Divider (–2, –3)
CLKB4
Cypress Semiconductor Corporation
Document #: 38-07146 Rev. *C
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised June 16, 2004