欢迎访问ic37.com |
会员登录 免费注册
发布采购

C9870G 参数 Datasheet PDF下载

C9870G图片预览
型号: C9870G
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能奔腾4时钟合成器 [High Performance Pentium㈢ 4 Clock Synthesizer]
分类和应用: 时钟
文件页数/大小: 25 页 / 173 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号C9870G的Datasheet PDF文件第1页浏览型号C9870G的Datasheet PDF文件第3页浏览型号C9870G的Datasheet PDF文件第4页浏览型号C9870G的Datasheet PDF文件第5页浏览型号C9870G的Datasheet PDF文件第6页浏览型号C9870G的Datasheet PDF文件第7页浏览型号C9870G的Datasheet PDF文件第8页浏览型号C9870G的Datasheet PDF文件第9页  
Approved Product
C9870G
High Performance Pentium® 4 Clock Synthesizer
Pin Description
PIN
2
3
52, 51, 49,
48, 45, 44
10, 11, 12,
13, 16, 17,
18
5, 6, 7
NAME
XIN
XOUT
CPU, CPU/
(0:2)
PCI(0:6)
PWR
VDD
VDD
VDDP
I/O
I
O
O
O
Description
Oscillator Buffer Input. Connect to a crystal or to an external clock.
Oscillator Buffer Output. Connect to a crystal. Do not connect when an
external clock is applied at XIN.
Differential host output clock pairs. See the frequency table on page one
of this data sheet for frequencies and functionality.
PCI Clock Outputs. Are synchronous to 66IN or 3V66 clock. See
Frequency Table on page one of this data sheet.
33Mhz PCI clocks, which are
÷2
copies of 66IN or 3V66 clocks, may be
free running (not stopped when PCI_STP# is asserted low) or may be
stoppable depending on the programming of SMBus register Byte3, Bits
(3:5).
Buffered Output copy of the device’s XIN clock.
Current reference programming input for CPU buffers. A resistor is
connected between this pin and VSSIREF. See CPU Clock current Select
Table in page 18 of this data sheet.
Qualifying input that latches S (0:2) and MULT0. When this input is at a
logic low, the S (0:2) and MULT0 are latched
Fixed 48MHz USB Clock Outputs.
Fixed 48MHZ DOT Clock Outputs.
3.3 Volt 66 MHz fixed frequency clock.
3.3 volt clock selectable with SMBus byte0, Bit5, when Byte5, Bit5. When
Byte 0 Bit 5 is at a logic 1, then this pin is a 48M output clock. When
byte0, Bit5 is a logic 0, then this is a 66M output clock (default).
This pin is a power down mode pin. A logic low level causes the device to
enter a power down state. All internal logic is turned off except for the
SMBus logic. All output buffers are stopped. See the Power Down section
of this data sheet.
Programming input selection for CPU clock current multiplier. See CPU
Clock Current Select Function Table.
Frequency Select Inputs. See Frequency Table on page 1.
Serial Data Input. Conforms to the SMBus specification of a Slave
Receive/Transmit device. It is an input when receiving data. It is an open
drain output when acknowledging or transmitting data. See application
note AN-0022
Serial Clock Input. Conforms to the SMBus specification. See application
note AN-0022.
Frequency Select input. See Frequency Table on page 1. This is a Tri
level input that is driven high, low or driven to an intermediate level.
PCI Clock Disable Input. When asserted low, PCI (0:6) clocks are
synchronously disabled in a low state. This pin does not effect PCIF (0:2)
clocks’ outputs if they are programmed to be PCIF clocks via the device’s
SMBus interface.
PCIF (0:2)
VDD
O
56
42
REF
IREF
VDD
VDD
O
I
28
39
38
33
35
VTT_PG#
48MUSB
48MDOT
3V66_0
3V66_1/VCH
VDD
VDD48
VDD48
VDD
VDD
I
O
O
O
O
25
PD#
VDD
I
PU
43
55, 54
29
MULT0
S(0,1)
SDATA
I
I
I
PU
I
I
30
40
34
SCLK
S2
PCI_STP#
I
VDD
VDD
I
I
T
I
PU
Cypress Semiconductor Corporation
http://www.cypress.com
Document#: 38-07108 Rev. *A
12/26/2002
Page 2 of 25