欢迎访问ic37.com |
会员登录 免费注册
发布采购

BCM4339XKWBGT 参数 Datasheet PDF下载

BCM4339XKWBGT图片预览
型号: BCM4339XKWBGT
PDF下载: 下载PDF文件 查看货源
内容描述: [Single-Chip 5G WiFi IEEE 802.11ac MAC/Baseband/Radio with Integrated Bluetooth 4.1 and FM Receiver]
分类和应用:
文件页数/大小: 183 页 / 4237 K
品牌: CYPRESS [ CYPRESS ]
 浏览型号BCM4339XKWBGT的Datasheet PDF文件第44页浏览型号BCM4339XKWBGT的Datasheet PDF文件第45页浏览型号BCM4339XKWBGT的Datasheet PDF文件第46页浏览型号BCM4339XKWBGT的Datasheet PDF文件第47页浏览型号BCM4339XKWBGT的Datasheet PDF文件第49页浏览型号BCM4339XKWBGT的Datasheet PDF文件第50页浏览型号BCM4339XKWBGT的Datasheet PDF文件第51页浏览型号BCM4339XKWBGT的Datasheet PDF文件第52页  
BCM4339 Preliminary Data Sheet  
Microprocessor and Memory Unit for Bluetooth  
Section 6: Microprocessor and Memory  
Unit for Bluetooth  
The Bluetooth microprocessor core is based on the ARM® Cortex-M332-bit RISC processor with embedded  
ICE-RT debug and JTAG interface units. It runs software from the link control (LC) layer, up to the host controller  
interface (HCI).  
The ARM core is paired with a memory unit that contains 608 KB of ROM memory for program storage and boot  
ROM, 192 KB of RAM for data scratch-pad and patch RAM code. The internal ROM allows for flexibility during  
power-on reset to enable the same device to be used in various configurations. At power-up, the lower-layer  
protocol stack is executed from the internal ROM memory.  
External patches may be applied to the ROM-based firmware to provide flexibility for bug fixes or feature  
additions. These patches may be downloaded from the host to the BCM4339 through the UART transports. The  
mechanism for downloading via UART is identical to the proven interface of the BCM4329 and BCM4330  
devices.  
RAM, ROM, and Patch Memory  
The BCM4339 Bluetooth core has 192 KB of internal RAM which is mapped between general purpose scratch-  
pad memory and patch memory and 608 KB of ROM used for the lower-layer protocol stack, test mode software,  
and boot ROM. The patch memory capability enables feature additions and bug fixes to the ROM memory.  
Reset  
The BCM4339 has an integrated power-on reset circuit that resets all circuits to a known power-on state. The  
BT power-on reset (POR) circuit is out of reset after BT_REG_ON goes high. If BT_REG_ON is low, then the  
POR circuit is held in reset.  
Broadcom®  
November 17, 2014 • 4339-DS106-R  
Page 47  
 复制成功!