欢迎访问ic37.com |
会员登录 免费注册
发布采购

MX224LH 参数 Datasheet PDF下载

MX224LH图片预览
型号: MX224LH
PDF下载: 下载PDF文件 查看货源
内容描述: 可变分割带逆变器 [Variable Split Band Inverter]
分类和应用:
文件页数/大小: 17 页 / 234 K
品牌: CMLMICRO [ CML MICROCIRCUITS ]
 浏览型号MX224LH的Datasheet PDF文件第1页浏览型号MX224LH的Datasheet PDF文件第2页浏览型号MX224LH的Datasheet PDF文件第3页浏览型号MX224LH的Datasheet PDF文件第5页浏览型号MX224LH的Datasheet PDF文件第6页浏览型号MX224LH的Datasheet PDF文件第7页浏览型号MX224LH的Datasheet PDF文件第8页浏览型号MX224LH的Datasheet PDF文件第9页  
Variable Split Band Inverter  
4
MX214/224  
2.  
Signal List  
MX214  
Pin No.  
J/P LH  
MX224  
Pin No.  
Signal Name  
Description  
J/P  
LH  
7
1
1
2
1
2
Xtal/Clock  
Input to the clock oscillator inverter. A 1MHz crystal  
input or externally derived 1MHz clock is injected  
here.  
8
9
2
3
Output of the clock oscillator inverter.  
Xtal  
Serial Data Input  
This pin is used to input an 8-bit word representing  
the digital control functions. This word is loaded  
using the serial data clock and in input in the  
following sequence: MUTE, CLEAR, Rx/Tx , A0,  
A1, A2, A3, A4. The Load/Latch is operated on the  
completion. Reference the timing diagram in Figure  
8.  
3 – A4 3 – A4 Programming  
4 – A3 4 – A3 Inputs  
5 – A2 5 – A2  
6 – A1 6 – A1  
7 – A0 7 – A0  
In parallel mode, these five digital inputs define the  
split point frequency. Each of the 5 input pins has a  
1Minternal pull-up resistor. See Table 4 for  
programming information.  
8
8
This digital input selects the Receive and Transmit  
paths and configures upperband and lowerband  
filter bandwidths while setting the CTCSS highpass  
filter position on the signal path. See Table 2,  
Figure 6, and Figure 7. 1Minternal pull-up resistor  
(Rx).  
Rx /Tx  
13  
8
This pin must be connected to V for serial loading.  
Parallel/Serial  
Clear/Scramble  
SS  
Internal 1Mpull-up resistor.  
9
9
This digital input puts the device into ‘Clear’ or  
‘Scramble’ mode by controlling the application of  
carrier frequency to the Upper and Lower band  
balanced modulators. In ‘Scramble’ mode, the  
balanced modulator carrier frequency values are  
selected by the split point address A0-A4. See  
Table 4. In ‘Clear’ mode, the carriers are disabled  
and the balanced modulators are bypassed  
internally, i.e. the lower band signal is not added to  
the output signal. 1MHz internal pull-up resistor  
(Clear).  
10  
10  
Enable/Mute  
This digital function is used to disable the Receive or  
the Transmit signal paths for rolling code  
synchronization while maintaining bias conditions.  
Synchronization data can be transmitted during the  
Mute periods, as is done in the MX1204 VSB  
Scrambler Module. 1MInternal pull-up resistor  
(Enable)  
14  
10  
Serial Clock  
Input  
This is the externally applied data clock frequency  
used to shift input data along in devices wired in the  
Serial-loading mode. One full data clock cycle is  
required to shift one data bit completely into the  
register. See Timing Diagram Figure 8. 1Mꢂ  
Internal pull-up resistor.  
1998 MX-COM, Inc.  
4800 Bethania Station Road, Winston-Salem, NC 27105-1201 USA  
www.mxcom.com Tel: 800 638 5577 336 744 5050 Fax: 336 744 5054  
Doc. # 20480112.002  
All trademarks and service marks are held by their respective companies.  
 复制成功!