欢迎访问ic37.com |
会员登录 免费注册
发布采购

FX641P4 参数 Datasheet PDF下载

FX641P4图片预览
型号: FX641P4
PDF下载: 下载PDF文件 查看货源
内容描述: 双用户私人测光( SPM )检测器 [Dual Subscriber Private Metering (SPM) Detector]
分类和应用: 电信集成电路电信信令电路电信电路光电二极管
文件页数/大小: 13 页 / 130 K
品牌: CMLMICRO [ CML MICROCIRCUITS ]
 浏览型号FX641P4的Datasheet PDF文件第5页浏览型号FX641P4的Datasheet PDF文件第6页浏览型号FX641P4的Datasheet PDF文件第7页浏览型号FX641P4的Datasheet PDF文件第8页浏览型号FX641P4的Datasheet PDF文件第9页浏览型号FX641P4的Datasheet PDF文件第10页浏览型号FX641P4的Datasheet PDF文件第12页浏览型号FX641P4的Datasheet PDF文件第13页  
Specification ......  
Characteristics  
See Note  
Min.  
Typ.  
Max.  
Unit  
Channel Outputs (Ch1 and Ch2) Figure 5  
Mode Change Time  
Tone Follower Mode (Table 3)  
Response and De-Response Time  
Packet Mode (Table 3)  
6
-
-
-
-
-
500  
10.0  
48.0  
ns  
ms  
ms  
3, 4, 7  
3, 4, 7  
Response and De-Response Time  
40.0  
Notes  
1.  
2.  
3.  
4.  
5.  
6.  
Tone Follower or Packet mode enabled; see Table 3.  
Tristate selected; see Table 3.  
With adherence to Signal-to-Voice and Signal-to Noise specifications.  
12kHz and/or 16kHz system.  
With Input Amp gain setting = 0dB.  
Time taken to change between any two of the operational modes: Tone Follower, Packet or Tristate, and with  
a maximum capacitive load of 30pF on an output.  
7.  
The time delay, after a valid serial data load (or after device powerup), before the condition of the outputs can  
be guaranteed correct.  
8.  
Immunity to false responses and/or de-responses.  
9.  
Common Mode SPM and balanced voice input signal.  
10.  
With SPM and voice signal amplitudes balanced; to avoid false de-responses due to saturation, the peak-to-  
peak voice + noise level at the output of the Input Amp should be no greater than the dynamic range of the  
device. For this reason, the signal-to-voice figure at the Am[ Output will vary with the sensitivity setting. The  
lowest signal-to-voice figure occurs at the highest sensitivity setting (Table 2, 27dB).  
Maximum voice frequencies = 3.4kHz.  
With the Input Amplifier gain at 0dB and the Bandpass Filter gain set at 0dB (Table 2); subtract 1.0dB from this  
specification for each extra single dB of Bandpass Filter gain programmed.  
Alternatively, with the input components as recommended in Figure 2, the sensitivity is as defined in Table 2.  
Logic inputs with no internal pullup; Chip Select, Serial Data, Serial Clock, Output Enable, Output Select and  
Clock In pins.  
11.  
12.  
13.  
14.  
15.  
Logic inputs with an internal pullup; Preset Level and System Select pins.  
Preset Level= ‘0’, System Select = don't care; Chip Select, Serial Clock and Serial Data inputs active;  
see Table 3.  
16.  
Preset Level = ‘1’, System Select = input active; Chip Select, Serial Clock and Serial Data inputs inactive;  
see Table 3.  
tCSE  
CHIP SELECT  
tCYC  
tCSH  
SERIAL CLOCK  
SERIAL DATA  
tDS  
tDH  
tPWL  
tPWH  
Don’t  
Care  
Data  
BIT D5  
BIT D4  
D3  
BIT D0  
Fig.9 Data Load Timing for the Controlled Sensitivity Mode  
Parameter  
Min.  
Typ.  
Max.  
Unit  
tPWH  
tPWL  
tCYC  
tCSE  
tDH  
Serial Clock ‘High’ Pulse Width  
Serial Clock ‘Low’ Pulse Width  
Serial Clock Period  
Chip Select ‘Low’ to Clock ‘High’ Edge  
Data Hold Time  
Data Setup Time  
250  
250  
600  
450  
50.0  
250  
-
-
-
-
-
-
-
-
-
-
-
-
ns  
ns  
ns  
ns  
ns  
ns  
tDS  
tCSH  
Chip Select ‘High’ from:  
Clock ‘High’ Edge  
50.0  
-
-
-
-
1
ns  
Clock ‘High’ Edge  
serial clock period