欢迎访问ic37.com |
会员登录 免费注册
发布采购

FX623 参数 Datasheet PDF下载

FX623图片预览
型号: FX623
PDF下载: 下载PDF文件 查看货源
内容描述: 呼叫进程音解码器 [Call Progress Tone Decoder]
分类和应用: 解码器
文件页数/大小: 6 页 / 50 K
品牌: CMLMICRO [ CML MICROCIRCUITS ]
 浏览型号FX623的Datasheet PDF文件第1页浏览型号FX623的Datasheet PDF文件第3页浏览型号FX623的Datasheet PDF文件第4页浏览型号FX623的Datasheet PDF文件第5页浏览型号FX623的Datasheet PDF文件第6页  
Pin Number
FX623P
1
2
3
4
5
Q3:
Q2:
Q1:
Q0:
Function
Data Outputs:
A 4-bit parallel data word, forming a HEX character representing the
decoded tone frequency. This word is output after a successful decode. Table 1 details the
Hex character output codes for the relevant decoded tone frequencies. Upon power-up this
output is set to ‘E
H
’, but no Data Change pulse generated. These are tri-state outputs.
V
DD
:
Positive supply rail. A minimum supply voltage of 3.0 volts is required. Levels and voltages within
this decoder are dependent upon this supply.
Signal In:
The composite audio input. Signals to this pin should be a.c. coupled. The d.c. bias of the
limiter section is set internally; this pin should not be loaded with any other circuitry.
No internal connection. Leave open circuit.
Xtal:
The output of the on-chip clock oscillator inverter.
No internal connection. Leave open circuit.
Xtal/Clock:
The input to the clock oscillator inverter. A 3.579545MHz Xtal or externally derived clock
should be connected here (see Figure 2).
V
SS
:
Negative supply rail (GND).
Hold:
An input to control the Output Latch condition; employed in combination with the Data Change
output to facilitate, if required, Interrupt and/or handshake operations with a µProcessor.
With Hold placed “Low”, with a tone input, the Data Change output will be held “High” at the next data
change, and the current output code is locked in the Output Latches regardless of any changes to the
input signal.
The output code remains as held until this input is returned “High” (see Figure 3). Whilst this input is
“High” the output data, Q0 - Q3, cycles normally with the input audio.
This pin has an internal 1.0MΩ pullup resistor.
PURS:
Power-Up ReSet. To reset internal circuitry at power-up; a logic “1” level is required at this pin
for a duration of at least 2.5mS after the Xtal/Clock input and full V
DD
levels are applied.
The component configuration shown in Figure 2 is recommended; for slow-rising power supplies the
time constant of components should be increased accordingly.
IRQ:
Interrupt Request. An output for µProcessor operation; normally “High” this output is latched
“Low” when an internal data change occurs if the Chip Select input is “High”. This output is reset
(“High”) the when Chip Select line is taken “Low”.
To permit “wire-OR” connection with other peripherals, this output has a low-impedance when “Low”
and a high-impedance when “High”.
CS:
Chip Select- A controlling function. When held “High” the Data Outputs Q0, Q1, Q2 and Q3 and
the Data Change output are disabled.
When taken “Low” the Data Outputs Q0, Q1, Q2 and Q3 and the Data Change output are enabled;
the Interrupt Request (IRQ) is reset (“High”) when CS is taken “Low”. See Figures 3 and 4.
Data Change:
A positive-going pulse is generated at this output when the data changes (Tone or
N
OTONE
). New tone-data is presented to the Q0, Q1, Q2 and Q3 Data Outputs if the Hold input is set
“High”. This is a tri-state output.
2
6
7
8
9
10
11
12
13
14
15
16