欢迎访问ic37.com |
会员登录 免费注册
发布采购

FX489P 参数 Datasheet PDF下载

FX489P图片预览
型号: FX489P
PDF下载: 下载PDF文件 查看货源
内容描述: [Modem, 19.2kbps Data, CMOS, PDIP24, PLASTIC, DIP-24]
分类和应用: 电信光电二极管电信集成电路
文件页数/大小: 12 页 / 104 K
品牌: CMLMICRO [ CML MICROCIRCUITS ]
 浏览型号FX489P的Datasheet PDF文件第1页浏览型号FX489P的Datasheet PDF文件第3页浏览型号FX489P的Datasheet PDF文件第4页浏览型号FX489P的Datasheet PDF文件第5页浏览型号FX489P的Datasheet PDF文件第6页浏览型号FX489P的Datasheet PDF文件第7页浏览型号FX489P的Datasheet PDF文件第8页浏览型号FX489P的Datasheet PDF文件第9页  
Pin Number  
Function  
FX489DW  
FX489P  
Xtal: The output of the on-chip clock oscillator.  
1
2
Xtal/Clock: The input to the on-chip Xtal oscillator. A Xtal, or externally derived clock (fXTAL) pulse  
input should be connected here. If an externally generated clock is to be used, it should be  
connected to this pin and the “Xtal” pin left unconnected. Note that operation of the FX489 without  
a suitable Xtal or clock input may cause device damage.  
ClkDivA:  
3
4
Two logic level inputs that control the internal clock divider and hence the transmit and  
receive data rate. See Table 1.  
ClkDivB:  
Rx Hold: A logic “0” applied to this input will ‘freeze’ the Clock Extraction and Level Measurement  
circuits unless they are in ‘acquire’ mode.  
5
6
7
8
RXDCacq: A logic “1” applied to this input will set the Rx Level Measurement circuitry to the  
‘acquire’ mode.  
PLLacq: A logic “1” applied to this input will set the Rx Clock Extraction circuitry to ‘acquire’ mode  
(see Table 2).  
Rx PS: A logic “1” applied to this input will powersave all receive circuits except for “Rx Clock ”  
output (which will continue at the set bit-rate) and cause the “Rx Data” and “Rx S/N” outputs to go  
to a logic “0”.  
VBIAS: The internal circuitry bias line, held at VDD/2, this pin must be decoupled to VSS by a  
capacitor mounted close to the pin.  
9
Rx Feedback: The output of the Rx Input Amplifier/The input to the Rx Filter.  
10  
11  
12  
Rx Signal In: The input to Rx input amplifier.  
VSS: Negative supply rail. Signal ground.  
2
 复制成功!