欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS6422-CSZ 参数 Datasheet PDF下载

CS6422-CSZ图片预览
型号: CS6422-CSZ
PDF下载: 下载PDF文件 查看货源
内容描述: 增强型全双工免提IC [Enhanced Full-Duplex Speakerphone IC]
分类和应用:
文件页数/大小: 48 页 / 875 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS6422-CSZ的Datasheet PDF文件第25页浏览型号CS6422-CSZ的Datasheet PDF文件第26页浏览型号CS6422-CSZ的Datasheet PDF文件第27页浏览型号CS6422-CSZ的Datasheet PDF文件第28页浏览型号CS6422-CSZ的Datasheet PDF文件第30页浏览型号CS6422-CSZ的Datasheet PDF文件第31页浏览型号CS6422-CSZ的Datasheet PDF文件第32页浏览型号CS6422-CSZ的Datasheet PDF文件第33页  
CS6422  
3.9  
A hardware reset, initiated by bringing RST low for  
at least t and then high again, must be applied  
Reset  
3.9.1 Cold Reset  
Cold reset initializes all the components of the  
CS6422. The ADCs and DACs are reset, the echo  
canceller memories and registers are cleared, and  
the default settings of the MCR are restored.  
RSTL  
after initial power-on.  
When RST is held low, the various internal blocks  
of the CS6422 are powered down. When RST is  
brought high, the oscillator is enabled and approx-  
imately 4 ms later, all digital clocks begin operat-  
ing. The ADCs and DACs are calibrated and all  
internal digital initializations occur.  
3.9.2 Warm Reset  
Warm reset is like cold reset except that the echo  
canceller coefficients and certain key variables are  
not cleared, but instead keep their pre-reset value.  
This gives the CS6422 a headstart in adapting to its  
environment if the echo environment is relatively  
stable, assuming a cold reset occurred at least once  
since power up.  
The CS6422 supports two reset modes, cold reset  
and warm reset. The reset mode is selected by  
completing a write of a specified value to the MCR  
within T  
of the rising edge of RST. If no  
wRST  
3.9.3 Reset Timer  
writes to the MCR occur within T  
, then a cold  
cRST  
reset is initiated by default at the end of the T  
time period.  
cRST  
Another special reset option is to exit the T  
re-  
wRST  
set timer before the T  
has elapsed. This timer  
wRST  
halts device operation until the analog bias voltages  
have had time to settle. The early-exit option  
should be used only in applications in which the  
The value written to the MCR determines the be-  
havior of the CS6422:  
1) a value of 0x0000will initiate a cold reset  
when the reset timer expires. This is the default  
behavior of the device.  
T
start-up delay is unacceptable.  
wRST  
3.10 Clocking  
2) a value of 0x0006will initiate a warm reset  
The clock for the converters and DSP is provided  
via the clocking pins, CLKI (pin 14) and CLKO  
(pin 13). A 20.480 MHz parallel resonant crystal  
placed between these two pins and loaded with  
22 pF capacitors will allow the on-chip oscillator to  
provide this system clock. Alternatively, the CLKI  
pin may be driven by a CMOS level clock signal.  
The clock may vary from 20.480 MHz by up to  
10%, however, this will change the sampling rate  
of the converters and echo canceller, which will af-  
fect the bandwidth of the analog signals and the du-  
ration of echo that the echo canceller can  
accommodate. CLKO is not connected when CLKI  
is driven by the CMOS signal.  
when the reset timer expires.  
3) a value of 0x8000will initiate a cold reset im-  
mediately, bypassing the reset timer.  
4) a value of 0x8006will initiate a warm reset  
immediately, bypassing the reset timer.  
Values (#2) through (#4) above are interpreted as  
legitimate register writes (to register 0 for (#3) and  
to register 3 for (#2) and (#4)) of the CS6422.  
Therefore, it is important to follow the first register  
write with another write containing the proper set-  
tings for register 0 or register 3.  
29  
DS295F1  
 复制成功!