欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS42448-DQZ 参数 Datasheet PDF下载

CS42448-DQZ图片预览
型号: CS42448-DQZ
PDF下载: 下载PDF文件 查看货源
内容描述: 108分贝192千赫6英寸,8出CODEC [108 dB, 192 kHz 6-in, 8-out CODEC]
分类和应用:
文件页数/大小: 70 页 / 1151 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS42448-DQZ的Datasheet PDF文件第62页浏览型号CS42448-DQZ的Datasheet PDF文件第63页浏览型号CS42448-DQZ的Datasheet PDF文件第64页浏览型号CS42448-DQZ的Datasheet PDF文件第65页浏览型号CS42448-DQZ的Datasheet PDF文件第66页浏览型号CS42448-DQZ的Datasheet PDF文件第67页浏览型号CS42448-DQZ的Datasheet PDF文件第69页浏览型号CS42448-DQZ的Datasheet PDF文件第70页  
14 REVISION HISTORY  
Revision  
A1  
Date  
July 2004  
Changes  
Initial Release  
A2  
October 2004  
Corrected I²C Address in section 4.7.2 on page 39.  
Corrected Chip I.D. in section 6.2.1 on page 44.  
PP1  
January 2005  
Initial Preliminary Product (PP) Release subject to legal notice below.  
Added pin numbers to “Typical Connection Diagram” on page 10.  
Changed ADC TDM, Double-Speed Mode parameters. See Note 2 on page 11  
and Note 18 on page 21.  
Added ADC3 MUX Interchannel Isolation characteristic in section “Character-  
istics and Specifications” beginning on page 11.  
Changed SCLK Falling Edge to ADC_SDOUT Output Valid (t ) maximum  
dpd  
specification to 35 ns in section “Characteristics and Specifications” beginning  
on page 11.  
Changed ADC Passband Ripple maximum specifications for SSM, DSM &  
QSM in section “Characteristics and Specifications” beginning on page 11.  
Changed DAC Frequency Response specifications for SSM, DSM & QSM in  
section “Characteristics and Specifications” beginning on page 11.  
Changed ADC Quad-Speed Mode parameters. See Note 19 on page 21.  
Added section “De-Emphasis Filter” on page 31.  
Added SCLK/LRCK & MCLK/LRCK ratio parameters in Tables 5 - 8 on page  
33.  
Corrected section “TDM” on page 35.  
Changed AIN1-6 Volume Control range from (+12 dB to -115.5 dB) to (+24 dB  
to -64 dB) in register “AINx Volume Control (AINx_VOL[7:0])” on page 53.  
Removed the “Error Mode (MODE[1:0])” control bits from register “Status Con-  
trol (address 18h)” on page 54. See “Interrupt Pin Control (INT[1:0])” on  
page 54, “ADC CLOCK ERROR (ADC_CLK Error)” on page 54 and “ADC  
Overflow (ADCX_OVFL)” on page 55 for the Active Mode setting.  
PP2  
February 2005  
Corrected Figures 27-29.  
Added section “Ordering Information” on page 67.  
Table 16. Revision History  
68  
DS648PP2  
 复制成功!