欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS2300CP-CZZ 参数 Datasheet PDF下载

CS2300CP-CZZ图片预览
型号: CS2300CP-CZZ
PDF下载: 下载PDF文件 查看货源
内容描述: 小数N分频时钟乘法器与内部LCO [Fractional-N Clock Multiplier with Internal LCO]
分类和应用: 时钟
文件页数/大小: 32 页 / 249 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS2300CP-CZZ的Datasheet PDF文件第23页浏览型号CS2300CP-CZZ的Datasheet PDF文件第24页浏览型号CS2300CP-CZZ的Datasheet PDF文件第25页浏览型号CS2300CP-CZZ的Datasheet PDF文件第26页浏览型号CS2300CP-CZZ的Datasheet PDF文件第28页浏览型号CS2300CP-CZZ的Datasheet PDF文件第29页浏览型号CS2300CP-CZZ的Datasheet PDF文件第30页浏览型号CS2300CP-CZZ的Datasheet PDF文件第31页  
CS2300-CP  
8.6  
Function Configuration 1 (Address 16h)  
7
6
5
4
3
2
1
0
ClkSkipEn  
AuxLockCfg  
Reserved  
EnDevCfg3  
Reserved  
Reserved  
Reserved  
Reserved  
8.6.1  
Clock Skip Enable (ClkSkipEn)  
This bit enables clock skipping mode for the PLL and allows the PLL to maintain lock even when the  
CLK_IN has missing pulses.  
ClkSkipEn  
PLL Clock Skipping Mode  
Disabled.  
0
1
Enabled.  
Application:  
“CLK_IN Skipping Mode” on page 13  
Note:  
f
must be < 80 kHz and re-applied within 20 ms to use this feature.  
CLK_IN  
8.6.2  
AUX PLL Lock Output Configuration (AuxLockCfg)  
When the AUX_OUT pin is configured as a lock indicator (AuxOutSrc[1:0] = 11), this bit configures the  
AUX_OUT driver to either push-pull or open drain. It also determines the polarity of the lock signal. If  
AUX_OUT is configured as a clock output, the state of this bit is disregarded.  
AuxLockCfg  
AUX_OUT Driver Configuration  
0
Push-Pull, Active High (output ‘high’ for unlocked condition, ‘low’ for locked condition).  
Open Drain, Active Low (output ‘low’ for unlocked condition, high-Z for locked condition).  
“Auxiliary Output” on page 19  
1
Application:  
Note: AUX_OUT is an unlock indicator, signalling an error condition when the PLL is unlocked. There-  
fore, the pin polarity is defined relative to the unlock condition.  
8.6.3  
Enable Device Configuration Registers 3 (EnDevCfg3)  
This bit, in conjunction with EnDevCfg1 and EnDevCfg2, configures the device for control port mode.  
These EnDevDfg bits can be set in any order and at any time during the control port access sequence,  
however they must all be set before normal operation can occur.  
EnDevCfg3  
Register State  
0
Disabled.  
1
Enabled.  
Application:  
“SPI / I²C Control Port” on page 20  
Note: EnDevCfg1 and EnDevCfg2 must also be set to enable control port mode. See “SPI / I²C Control  
Port” on page 20.  
DS843F1  
27