欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS2000CP-CZZR 参数 Datasheet PDF下载

CS2000CP-CZZR图片预览
型号: CS2000CP-CZZR
PDF下载: 下载PDF文件 查看货源
内容描述: 小数N分频时钟合成器与时钟乘法器 [Fractional-N Clock Synthesizer & Clock Multiplier]
分类和应用: 时钟
文件页数/大小: 36 页 / 292 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS2000CP-CZZR的Datasheet PDF文件第27页浏览型号CS2000CP-CZZR的Datasheet PDF文件第28页浏览型号CS2000CP-CZZR的Datasheet PDF文件第29页浏览型号CS2000CP-CZZR的Datasheet PDF文件第30页浏览型号CS2000CP-CZZR的Datasheet PDF文件第32页浏览型号CS2000CP-CZZR的Datasheet PDF文件第33页浏览型号CS2000CP-CZZR的Datasheet PDF文件第34页浏览型号CS2000CP-CZZR的Datasheet PDF文件第35页  
CS2000-CP  
8.5.2  
Enable Device Configuration Registers 2 (EnDevCfg2)  
This bit, in conjunction with EnDevCfg1, configures the device for control port mode. These EnDevCfg  
bits can be set in any order and at any time during the control port access sequence, however they must  
both be set before normal operation can occur.  
EnDevCfg2  
Register State  
0
Disabled.  
1
Enabled.  
Application:  
“SPI / I²C Control Port” on page 24  
Note: EnDevCfg1 must also be set to enable control port mode. See “SPI / I²C Control Port” on  
page 24.  
8.6  
Ratio 0 - 3 (Address 06h - 15h)  
7
6
5
4
3
2
1
0
MSB  
MSB-8  
LSB+15  
LSB+7  
...................................................................................................................................................  
...................................................................................................................................................  
...................................................................................................................................................  
...................................................................................................................................................  
MSB-7  
MSB-15  
LSB+8  
LSB  
These registers contain the User Defined Ratios as shown in the “Register Quick Reference” section on  
page 27. Each group of 4 registers forms a single 32-bit ratio value as shown above. See “Output to Input  
Frequency Ratio Configuration” on page 19 and “Calculating the User Defined Ratio” on page 34 for more  
details.  
8.7  
Function Configuration 1 (Address 16h)  
7
6
5
4
3
2
1
0
ClkSkipEn  
AuxLockCfg  
Reserved  
RefClkDiv1  
RefClkDiv0  
Reserved  
Reserved  
Reserved  
8.7.1  
Clock Skip Enable (ClkSkipEn)  
This bit enables clock skipping mode for the PLL and allows the PLL to maintain lock even when the  
CLK_IN has missing pulses.  
ClkSkipEn  
PLL Clock Skipping Mode  
Disabled.  
0
1
Enabled.  
Application:  
“CLK_IN Skipping Mode” on page 15  
Note:  
f
must be < 80 kHz and re-applied within 20 ms to use this feature.  
CLK_IN  
DS761F1  
31