欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS2000-CP-CZZR 参数 Datasheet PDF下载

CS2000-CP-CZZR图片预览
型号: CS2000-CP-CZZR
PDF下载: 下载PDF文件 查看货源
内容描述: 小数N分频时钟合成器与时钟乘法器 [Fractional-N Clock Synthesizer & Clock Multiplier]
分类和应用: 信号电路锁相环或频率合成电路光电二极管时钟
文件页数/大小: 36 页 / 425 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS2000-CP-CZZR的Datasheet PDF文件第13页浏览型号CS2000-CP-CZZR的Datasheet PDF文件第14页浏览型号CS2000-CP-CZZR的Datasheet PDF文件第15页浏览型号CS2000-CP-CZZR的Datasheet PDF文件第16页浏览型号CS2000-CP-CZZR的Datasheet PDF文件第18页浏览型号CS2000-CP-CZZR的Datasheet PDF文件第19页浏览型号CS2000-CP-CZZR的Datasheet PDF文件第20页浏览型号CS2000-CP-CZZR的Datasheet PDF文件第21页  
CS2000-CP  
5.3  
Output to Input Frequency Ratio Configuration  
5.3.1  
User Defined Ratio (R ), Frequency Synthesizer Mode  
UD  
The User Defined Ratio, R , is a 32-bit un-signed fixed-point number which determines the basis for the  
UD  
desired input to output clock ratio. Up to four different ratios, Ratio , can be stored in the CS2000 register  
0-3  
space. The ratio pointed to by the RSel[1:0] bits is the currently selected ratio for the static ratio based  
Frequency Synthesizer Mode. The 32-bit R is represented in a high-resolution 12.20 format where the  
UD  
12 MSBs represent the integer binary portion while the remaining 20 LSBs represent the fractional binary  
portion. The maximum multiplication factor is approximately 4096 with a resolution of 0.954 PPM in this  
configuration. See “Calculating the User Defined Ratio” on page 33 for more information.  
The status of internal dividers, such as the internal timing reference clock divider, are automatically taken  
into account. Therefore R is simply the desired ratio of the output to input clock frequencies.  
UD  
Referenced Control  
Register Location  
Ratio .................................“Ratio 0 - 3 (Address 06h - 15h)” on page 30  
0-3  
Rsel[1:0]................................“Ratio Selection (RSel[1:0])” on page 28  
5.3.2  
User Defined Ratio (R ), Hybrid PLL Mode  
UD  
The same four ratio locations, Ratio , are used to store the User Defined Ratios for Hybrid PLL Mode.  
0-3  
The User Defined Ratio pointed to by the LockClk[1:0] bits is the currently selected ratio for the dynamic  
ratio based Hybrid PLL Mode.  
In addition to the High-Resolution format, a High-Multiplication format is also available. In the High-Multi-  
plication Format Mode, the 32-bit R is represented in a 20.12 format where the 20 MSBs represent the  
UD  
integer binary portion while the remaining 12 LSBs represent the fractional binary portion. In this config-  
uration, the maximum multiplication factor is approximately 1,048,575 with a resolution of 244 PPM.  
The ratio format default is 20.12. The 20.12 ratio format is only available when both the LFRatioCfg bit is  
cleared (20.12) and the FracNSrc bit is set (dynamic ratio). In Auto Fractional-N Source Mode (see section  
5.3.6.2 on page 20) when CLK_IN is not present the LFRatioCfg bit is ignored and the ratio format is  
12.20.  
It is recommended that the 12.20 High-Resolution format be utilized whenever the desired ratio is less  
than 4096 since the output frequency accuracy of the PLL is directly proportional to the accuracy of the  
timing reference clock and the resolution of the R  
.
UD  
Referenced Control  
Register Location  
LockClk[1:0] ..........................“Lock Clock Ratio (LockClk[1:0])” section on page 29  
LFRatioCfg............................“Low-Frequency Ratio Configuration (LFRatioCfg)” on page 32  
FracNSrc...............................“Fractional-N Source for Frequency Synthesizer (FracNSrc)” section on page 30  
DS761PP1  
17