欢迎访问ic37.com |
会员登录 免费注册
发布采购

ADS7807UB/1KE4 参数 Datasheet PDF下载

ADS7807UB/1KE4图片预览
型号: ADS7807UB/1KE4
PDF下载: 下载PDF文件 查看货源
内容描述: 低功耗, 16位采样CMOS模拟数字转换器 [Low-Power, 16-Bit, Sampling CMOS ANALOG-to-DIGITAL CONVERTER]
分类和应用: 转换器光电二极管
文件页数/大小: 24 页 / 527 K
品牌: BB [ BURR-BROWN CORPORATION ]
 浏览型号ADS7807UB/1KE4的Datasheet PDF文件第8页浏览型号ADS7807UB/1KE4的Datasheet PDF文件第9页浏览型号ADS7807UB/1KE4的Datasheet PDF文件第10页浏览型号ADS7807UB/1KE4的Datasheet PDF文件第11页浏览型号ADS7807UB/1KE4的Datasheet PDF文件第13页浏览型号ADS7807UB/1KE4的Datasheet PDF文件第14页浏览型号ADS7807UB/1KE4的Datasheet PDF文件第15页浏览型号ADS7807UB/1KE4的Datasheet PDF文件第16页  
t17  
t18  
t19  
EXTERNAL  
DATACLK  
t20  
t22  
CS  
t21  
t20  
R/C  
t1  
t11  
BUSY  
DATA  
TAG  
t3  
Bit 15 (MSB)  
Bit 0 (LSB)  
Tag 16  
Tag 0  
Tag 1  
Tag 0  
Tag 1  
Tag 17  
Tag 18  
FIGURE 6. Conversion and Read Timing with External Clock (EXT/INT tied HIGH) Read During a Conversion.  
EXTERNAL DATA CLOCK  
(After a Conversion)  
TAG FEATURE  
TAG (pin 20) inputs serial data synchronized to the external  
or internal data clock.  
After conversion nis completed and the output registers  
have been updated, BUSY (pin 24) will go HIGH. With CS  
LOW and R/C HIGH, valid data from conversion nwill be  
output on SDATA (pin 19) synchronized to the external data  
clock input on DATACLK (pin 18). The MSB will be valid on  
the first falling edge and the second rising edge of the  
external data clock. The LSB will be valid on the 16th falling  
edge and 17th rising edge of the data clock. TAG (pin 20) will  
input a bit of data for every external clock pulse. The first bit  
input on TAG will be valid on SDATA on the 17th falling edge  
and the 18th rising edge of DATACLK; the second input bit  
will be valid on the 18th falling edge and the 19th rising edge,  
etc. With a continuous data clock, TAG data will be output on  
SDATA until the internal output registers are updated with  
the results from the next conversion. Refer to Table VI and  
Figure 5.  
When using an external data clock, the serial bit stream input  
on TAG will follow the LSB output on SDATA until the internal  
output register is updated with new conversion results. See  
Table V and Figures 5 and 6.  
The logic level input on TAG for the first rising edge of the  
internal data clock will be valid on SDATA after all 16 bits of  
valid data have been output.  
INPUT RANGES  
The ADS7807 offers three input ranges: standard ±10V and  
0V-5V, and a 0V-4V range for complete, single-supply sys-  
tems. See Figures 7a and 7b for the necessary circuit  
connections for implementing each input range and optional  
offset and gain adjust circuitry. Offset and full-scale error(1)  
specifications are tested with the fixed resistors, see Figure  
7b. Adjustments for offset and gain are described in the  
Calibration section of this data sheet.  
EXTERNAL DATA CLOCK  
(During a Conversion)  
After conversion nhas been initiated, valid data from con-  
version n 1can be read and will be valid up to 12µs after  
the start of conversion n. Do not attempt to clock out data  
from 12µs after the start of conversion nuntil BUSY (pin 24)  
rises; this will result in data loss. NOTE: For the best possible  
performance when using an external data clock, data should  
not be clocked out during a conversion. The switching noise  
of the asynchronous data clock can cause digital feedthrough  
degrading the converters performance. Refer to Table V and  
Figure 6.  
The offset and gain are adjusted internally to allow external  
trimming with a single supply. The external resistors compen-  
sate for this adjustment and can be left out if the offset and  
gain will be corrected in software (refer to the Calibration  
section).  
The input impedance, summarized in Table II, results from  
the combination of the internal resistor network (see the front  
page of this product data sheet) and the external resistors  
NOTE: (1) Full-scale error includes offset and gain errors measured at both  
+FS and FS.  
ADS7807  
12  
SBAS022C  
www.ti.com